# PCA9543A 2-Channel I<sup>2</sup>C Bus Switch With Interrupt Logic and Reset

## 1 Features

- 1-of-2 Bidirectional Translating Switches
- I<sup>2</sup>C Bus and SMBus Compatible
- Two Active-Low Interrupt Inputs
- Active-Low Interrupt Output
- Active-Low Reset Input
- Two Address Pins Allowing up to Four PCA9543A Devices on the I<sup>2</sup>C Bus
- Channel Selection Via I<sup>2</sup>C Bus, in Any Combination
- Power-up With All Switch Channels Deselected
- Low R<sub>ON</sub> Switches
- Allows Voltage-Level Translation Between 1.8-V, 2.5-V, 3.3-V, and 5-V Buses
- No Glitch on Power-up
- Supports Hot Insertion
- · Low Standby Current
- Operating Power-Supply Voltage Range of 2.3 V to 5.5 V
- 5.5-V Tolerant Inputs
- 0 to 400-kHz Clock Frequency
- Latch-Up Performance Exceeds 100-mA Per JESD78
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- Factory Automation
- Products With I<sup>2</sup>C Slave Address Conflicts (For Example, Multiple, Identical Temp Sensors)

## **3 Description**

The PCA9543A is a dual bidirectional translating switch controlled by the  $I^2C$  bus. The SCL/SDA upstream pair fans out to two downstream pairs, or channels. Either individual SCn/SDn channel or both channels can be selected, determined by the contents of the programmable control register. Two interrupt inputs ( $\overline{INT1} - \overline{INT0}$ ), one for each of the downstream pairs, are provided. One interrupt output ( $\overline{INT}$ ) acts as an AND of the two interrupt inputs.

An active-low reset ( $\overline{\text{RESET}}$ ) input allows the PCA9543A to recover from a situation where one of the downstream I<sup>2</sup>C buses is stuck in a low state. Pulling  $\overline{\text{RESET}}$  low resets the I<sup>2</sup>C state machine and causes both of the channels to be deselected, as does the internal power-on reset function.

The pass gates of the switches are constructed such that the VCC pin can be used to limit the maximum high voltage, which will be passed by the PCA9543A. This allows the use of different bus voltages on each pair, so that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5.5-V tolerant.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
|-------------|------------------------|-------------------|--|--|
| PCA9543     | TSSOP (14)             | 5.00 mm × 4.40 mm |  |  |
| PCA9543     | SOIC (14)              | 8.65 mm x 3.91 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



Simplified Application Diagram

# **Table of Contents**

| 1 Features                                         | 1  |
|----------------------------------------------------|----|
| 2 Applications                                     |    |
| 3 Description                                      | 1  |
| 4 Revision History                                 |    |
| 5 Pin Configuration and Functions                  |    |
| 6 Specifications                                   |    |
| 6.1 Absolute Maximum Ratings                       | 4  |
| 6.2 ESD Ratings                                    | 4  |
| 6.3 Recommended Operating Conditions               |    |
| 6.4 Thermal Information                            | 5  |
| 6.5 Electrical Characteristics                     |    |
| 6.6 I <sup>2</sup> C Interface Timing Requirements |    |
| 6.7 Switching Characteristics                      |    |
| 6.8 Interrupt and Reset Timing Requirements        |    |
| 7 Parameter Measurement Information                | 9  |
| 8 Detailed Description                             | 11 |
| 8.1 Overview                                       |    |
| 8.2 Functional Block Diagram                       |    |
| 8.3 Feature Description                            | 12 |
| 1                                                  |    |

|    | 8.4 Device Functional Modes                           | .12 |
|----|-------------------------------------------------------|-----|
|    | 8.5 Programming                                       | 12  |
|    | 8.6 Control Register                                  |     |
| 9  | Application and Implementation.                       |     |
|    | 9.1 Application Information                           |     |
|    | 9.2 Typical Application                               |     |
| 1( | 0 Power Supply Recommendations                        |     |
|    | 10.1 Power-On Reset Requirements                      |     |
| 11 | 1 Layout                                              |     |
|    | 11.1 Layout Guidelines                                |     |
|    | 11.2 Layout Example                                   |     |
| 12 | 2 Device and Documentation Support                    |     |
|    | 12.1 Receiving Notification of Documentation Updates. |     |
|    | 12.2 Support Resources                                |     |
|    | 12.3 Trademarks                                       |     |
|    | 12.4 Electrostatic Discharge Caution                  |     |
|    | 12.5 Glossary                                         |     |
| 13 | 3 Mechanical, Packaging, and Orderable                |     |
|    | Information                                           | .23 |
|    |                                                       |     |

# **4 Revision History**

| C | hanges from Revision A (April 2014) to Revision B (march 2021)                                                            | Page |
|---|---------------------------------------------------------------------------------------------------------------------------|------|
| • | Added the SOIC package to the Device Information table                                                                    | 1    |
| • | Deleted Package thermal impedance from the Absolute Maximum Ratings                                                       | 4    |
| • | Moved the "Storage temperature range" to the Absolute Maximum Ratings                                                     | 4    |
| • | Changed the PW package values in the Thermal Information                                                                  | 5    |
| • | Added D package values to the Thermal Information                                                                         | 5    |
| • | Changed the V <sub>PORR</sub> row in the <i>Electrical Characteristics</i>                                                | 5    |
|   | Added V <sub>PORF</sub> row to the <i>Electrical Characteristics</i>                                                      |      |
|   | Changed the I <sub>CC</sub> Low inputs and High inputs values in the <i>Electrical Characteristics</i>                    |      |
| • | Changed the Ci SCL values in the Electrical Characteristics                                                               | 5    |
| • | Changed the $R_{on}$ (4.5 V to 5.5 V) TYP value From: 9 $\Omega$ To: 10 $\Omega$ in the <i>Electrical Characteristics</i> | 5    |
| • | Changed the $R_{on}$ (3 V to 3.6 V) TYP value From: 11 $\Omega$ To: 13 $\Omega$ in the <i>Electrical Characteristics</i>  |      |
| • | Changed Figure 9-2                                                                                                        |      |
| • | Changed the Power Supply Recommendations                                                                                  |      |
| C | hanges from Revision * (September 2007) to Revision A (April 2014)                                                        | Page |
| • | Removed Ordering Information table                                                                                        | 1    |

# **5** Pin Configuration and Functions



#### **Table 5-1. Pin Functions**

| PIN   |                                                                                                 | DESCRIPTION                                                                                                       |  |  |
|-------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
| NAME  | D, PW                                                                                           | DESCRIPTION                                                                                                       |  |  |
| A0    | 1                                                                                               | Address input 0. Connect directly to $V_{CC}$ or ground.                                                          |  |  |
| A1    | 2                                                                                               | Address input 1. Connect directly to $V_{CC}$ or ground.                                                          |  |  |
| RESET | 3                                                                                               | Active-low reset input. Connect to $V_{CC}$ or $V_{DPUM}$ <sup>(1)</sup> through a pull-up resistor, if not used. |  |  |
| INTO  | INTO4Active-low interrupt input 0. Connect to V_DPU0 <sup>(1)</sup> through a pull-up resistor. |                                                                                                                   |  |  |
| SD0   | 5                                                                                               | Serial data 0. Connect to $V_{DPU0}$ <sup>(1)</sup> through a pull-up resistor.                                   |  |  |
| SC0   | 6                                                                                               | Serial clock 0. Connect to aV <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                          |  |  |
| GND   | 7                                                                                               | Ground                                                                                                            |  |  |
| INT1  | 8                                                                                               | Active-low interrupt input 1. Connect to $V_{DPU1}$ <sup>(1)</sup> through a pull-up resistor.                    |  |  |
| SD1   | 9                                                                                               | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                            |  |  |
| SC1   | 10                                                                                              | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                           |  |  |
| INT   | 11                                                                                              | Active-low interrupt output. Connect to $V_{\text{DPUM}}$ <sup>(1)</sup> through a pull-up resistor.              |  |  |
| SCL   | 12                                                                                              | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.                        |  |  |
| SDA   | 13                                                                                              | Serial data line. Connect to $V_{DPUM}$ <sup>(1)</sup> through a pull-up resistor.                                |  |  |
| VCC   | 14                                                                                              | Supply power                                                                                                      |  |  |

V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub> and V<sub>DPU1</sub> are the slave channel reference voltages.

# **6** Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                      | MIN  | MAX  | UNIT |
|------------------|--------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                 | -0.5 | 7    | V    |
| VI               | Input voltage range <sup>(2)</sup>   | -0.5 | 7    | V    |
| I <sub>I</sub>   | Input current                        |      | ±20  | mA   |
| I <sub>O</sub>   | Output current                       |      | ±25  | mA   |
|                  | Continuous current through $V_{CC}$  |      | ±100 | mA   |
|                  | Continuous current through GND       |      | ±100 | mA   |
| P <sub>tot</sub> | Total power dissipation              |      | 400  | mW   |
| T <sub>A</sub>   | Operating free-air temperature range | -40  | 85   | °C   |
| T <sub>stg</sub> | Storage temperature range            | -60  | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 6.2 ESD Ratings

|                    |                         |                                                                                          | MIN | MAX  | UNIT |  |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|------|--|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 | V    |  |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | v    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

### See (1)

|                 |                                               |                           |                                  | MIN                   | MAX                   | UNIT |
|-----------------|-----------------------------------------------|---------------------------|----------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | CC Supply voltage                             |                           |                                  |                       | 5.5                   | V    |
|                 |                                               | SCL, SDA                  |                                  | 0.7 × V <sub>CC</sub> | 6                     |      |
|                 | High lovel input veltage                      |                           | V <sub>CC</sub> = 2.3 V to 3.6 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V    |
| VIH             | High-level input voltage                      | A1, A0, INT1, INT0, RESET | V <sub>CC</sub> = 3.6 V to 4.5 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | v    |
|                 |                                               |                           | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 |      |
| V               | Low-level input voltage                       | SCL, SDA                  |                                  | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| VIL             |                                               | A1, A0, INT1, INT0, RESET |                                  | -0.5                  | $0.3 \times V_{CC}$   | v    |
| T <sub>A</sub>  | T <sub>A</sub> Operating free-air temperature |                           |                                  | -40                   | 85                    | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## 6.4 Thermal Information

|                     |                                              | PCA9543A      | PCA9543A    |      |
|---------------------|----------------------------------------------|---------------|-------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | PW<br>(TSSOP) | D<br>(SOIC) | UNIT |
|                     |                                              | 14 PINS       | 14 PINS     |      |
| R <sub>0JA</sub>    | Junction-to-ambient thermal resistance       | 130.1         | 102.8       |      |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 59.2          | 63.9        |      |
| R <sub>θJB</sub>    | Junction-to-board thermal resistance         | 73.1          | 57.1        | °C/W |
| ΨJT                 | Junction-to-top characterization parameter   | 11.7          | 26.7        |      |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 72.5          | 56.8        |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# **6.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                   | PARAMETER                                | TEST CONDITIONS                         | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------------------|-----------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>PORR</sub> | Power-on reset voltage, $V_{CC}$ rising  | No load: $V_1 = V_{CC}$ or $GND^{(2)}$  |                 |     | 1.2 | 1.5 | V    |
| V <sub>PORF</sub> | Power-on reset voltage, $V_{CC}$ falling | No load: $V_1 = V_{CC}$ or $GND^{(2)}$  |                 | 0.8 | 1   |     | v    |
|                   |                                          |                                         | 5 V             |     | 3.6 |     |      |
| V <sub>pass</sub> |                                          |                                         | 4.5 V to 5.5 V  | 2.6 |     | 4.5 |      |
|                   | Switch output voltage                    | $V_{SWin} = V_{CC},$                    | 3.3 V           |     | 1.9 |     | V    |
| Vpass             | Switch output voltage                    | $I_{SWout} = -100 \ \mu A$              | 3 V to 3.6 V    | 1.6 |     | 2.8 | v    |
|                   |                                          |                                         | 2.5 V           |     | 1.5 |     |      |
|                   |                                          |                                         | 2.3 V to 2.7 V  | 1.1 |     | 2   |      |
| I <sub>OH</sub>   | INT                                      | V <sub>O</sub> = V <sub>CC</sub>        | 2.3 V to 5.5 V  |     |     | 100 | μA   |
|                   | SDA                                      | V <sub>OL</sub> = 0.4 V                 |                 | 3   | 7   |     |      |
| I <sub>OL</sub>   |                                          | V <sub>OL</sub> = 0.6 V                 | 2.3 V to 5.5 V  | 6   | 10  |     | mA   |
|                   | INT                                      | V <sub>OL</sub> = 0.4 V                 |                 | 3   |     |     |      |
|                   | SCL, SDA                                 | $V_1 = V_{CC}$ or GND                   | 2.3 V to 5.5 V  | -1  |     | 1   |      |
|                   |                                          | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 3.6 V  | -1  |     | 1   |      |
|                   | SC1–SC0, SD1–SD0                         |                                         | 4.5 V to 5.5 V  | -1  |     | 100 |      |
|                   | 44 40                                    |                                         | 2.3 V to 3.6 V  | -1  |     | 1   |      |
| l <sub>l</sub>    | A1, A0                                   | $V_{I} = V_{CC}$ or GND                 | 4.5 V to 5.5 V  | -1  |     | 50  | μA   |
|                   |                                          |                                         | 2.3 V to 3.6 V  | -1  |     | 1   |      |
|                   | INT1– INTO                               | $V_{I} = V_{CC}$ or GND                 | 4.5 V to 5.5 V  | -1  |     | 50  |      |
|                   | DECET                                    |                                         | 2.3 V to 3.6 V  | -1  |     | 1   |      |
|                   | RESET                                    | $V_{I} = V_{CC}$ or GND                 | 4.5 V to 5.5 V  | -1  |     | 50  |      |

## 6.5 Electrical Characteristics (continued)

over recommended operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                      | PARAMETE          | R                             | TEST CONDITIONS                                                           | V <sub>cc</sub>  | MIN | TYP | MAX     | UNIT |
|--------------------------------------|-------------------|-------------------------------|---------------------------------------------------------------------------|------------------|-----|-----|---------|------|
|                                      |                   |                               |                                                                           | 5.5 V            |     | 17  | 50      |      |
|                                      | Operating mode    | f <sub>SCL</sub> = 100<br>kHz | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$                                      | 3.6 V            |     | 6   | 20      |      |
|                                      | modo              |                               |                                                                           | 2.7 V            |     | 3   | 16      |      |
|                                      |                   |                               |                                                                           | 5.5 V            |     | 1.6 | 2       |      |
| I <sub>CC</sub>                      |                   | Low inputs                    | $V_{I} = GND, I_{O} = 0$                                                  | 3.6 V            |     | 1   | 1.3     | μA   |
|                                      | Chanallar         |                               |                                                                           | 2.7 V            |     | 0.7 | 1.1     | μ. ( |
|                                      | Standby<br>mode   |                               |                                                                           | 5.5 V            |     | 1.6 | 2       |      |
|                                      |                   | High inputs                   | $V_{I} = V_{CC}, I_{O} = 0$                                               | 3.6 V            |     | 1   | 1.3     |      |
|                                      |                   | ngn mputo                     |                                                                           | 2.7 V            |     | 0.7 | 1<br>.1 |      |
|                                      |                   | INT1- INTO                    | One INT1– INT0 input at 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND  |                  |     | 8   | 20      |      |
|                                      | Supply-           |                               | One INT1– INT0 input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND |                  | 8   | 8   | 20      | μA   |
| ΔI <sub>CC</sub>                     | current<br>change |                               | SCL or SDA input at 0.6 V,<br>Other inputs at $V_{CC}$ or GND             | - 2.3 V to 5.5 V |     | 8   | 20      |      |
|                                      |                   | SCL, SDA                      | SCL or SDA input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND     |                  |     | 8   | 20      |      |
|                                      | A1, A0            |                               | V <sub>I</sub> = V <sub>CC</sub> or GND                                   | 2.3 V to 3.6 V   |     | 4   | 5       |      |
|                                      | A1, A0            |                               |                                                                           | 4.5 V to 5.5 V   |     | 4   | 5       |      |
|                                      | INT1- INT         | 5                             |                                                                           | 2.3 V to 3.6 V   |     | 4   | 6       |      |
| Ci                                   |                   | J                             | $V_1 = V_{CC}$ or GND                                                     | 4.5 V to 5.5 V   |     | 4   | 6       | pF   |
|                                      | RESET             |                               |                                                                           | 2.3 V to 3.6 V   |     | 4   | 5       |      |
|                                      | RESEI             |                               | $V_1 = V_{CC}$ or GND                                                     | 4.5 V to 5.5 V   |     | 4   | 5       |      |
|                                      | SCL               |                               | V <sub>I</sub> = V <sub>CC</sub> or GND                                   | 2.3 V to 5.5 V   |     | 15  | 19      |      |
| <b>c</b> (3)                         | SDA               |                               |                                                                           |                  |     | 15  | 19      | ъГ   |
| C <sub>i o(OFF)</sub> <sup>(3)</sup> | SC1-SC0,          | SD1-SD0                       | $-V_{I} = V_{CC}$ or GND, Switch OFF                                      | 2.3 V to 5.5 V   |     | 6   | 8       | pF   |
|                                      |                   |                               | $y_{1} = 0.4 y_{1} + 15 m h$                                              | 4.5 V to 5.5 V   | 4   | 10  | 20      |      |
| R <sub>on</sub>                      | Switch on-s       | state                         | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 15 mA                            | 3 V to 3.6 V     | 5   | 13  | 25      | Ω    |
|                                      |                   |                               | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 10 mA                            | 2.3 V to 2.7 V   | 7   | 16  | 50      |      |

(1) For operation between published voltage ranges, refer to the worst-case parameter in both ranges.

(2) To reset the part, either  $\overline{\text{RESET}}$  must be low or V<sub>CC</sub> must be lowered to 0.2 V.

(3)  $C_{io(ON)}$  depends on the device capacitance and load that is downstream from the device.

# 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                        |                                                    |                                           |                  | STANDARD MODE FAST MODE<br>I <sup>2</sup> C BUS I <sup>2</sup> C BUS |                                       | UNIT |     |
|------------------------|----------------------------------------------------|-------------------------------------------|------------------|----------------------------------------------------------------------|---------------------------------------|------|-----|
|                        |                                                    |                                           | MIN              | MAX                                                                  | MIN                                   | MAX  |     |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                   |                                           | 0                | 100                                                                  | 0                                     | 400  | kHz |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                   |                                           | 4                |                                                                      | 0.6                                   |      | μs  |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                    |                                           | 4.7              |                                                                      | 1.3                                   |      | μs  |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                        |                                           |                  | 50                                                                   |                                       | 50   | ns  |
| t <sub>sds</sub>       | I <sup>2</sup> C serial-data setup time            |                                           | 250              |                                                                      | 100                                   |      | ns  |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial-data hold time             |                                           | 0 <sup>(1)</sup> |                                                                      | 0 <sup>(1)</sup>                      |      | μs  |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                   |                                           |                  | 1000                                                                 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300  | ns  |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                   |                                           |                  | 300                                                                  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300  | ns  |
| t <sub>ocf</sub>       | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                       |                  | 300                                                                  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300  | ns  |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop ar     | nd start                                  | 4.7              |                                                                      | 1.3                                   |      | μs  |
| t <sub>sts</sub>       | I <sup>2</sup> C start or repeated start condition | n setup                                   | 4.7              |                                                                      | 0.6                                   |      | μs  |
| t <sub>sth</sub>       | I <sup>2</sup> C start or repeated start condition | n hold                                    | 4                |                                                                      | 0.6                                   |      | μs  |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup              |                                           | 4                |                                                                      | 0.6                                   |      | μs  |
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) <sup>(3)</sup>       | SCL low to SDA output low valid           |                  | 1                                                                    |                                       | 1    | μs  |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) <sup>(3)</sup>       | SCL low to SDA output high valid          |                  | 0.6                                                                  |                                       | 0.6  | μs  |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition                   | ACK signal from SCL low to SDA output low |                  | 1                                                                    |                                       | 1    | μs  |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load               |                                           |                  | 400                                                                  |                                       | 400  | pF  |

(1) A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.

(2)  $C_b$  = total bus capacitance of one bus line in pF

(3) Data taken using a 1-k $\Omega$  pull-up resistor and 50-pF load (see Figure 7-1)

# 6.7 Switching Characteristics

|                     | PARAMET                                   | ER                                             | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|---------------------|-------------------------------------------|------------------------------------------------|-----------------|----------------|---------|------|
| t <sub>pd</sub> (1) | Propagation delay time                    | R <sub>ON</sub> = 20 Ω, C <sub>L</sub> = 15 pF | SDA or SCL      | SDn or SCn     | 0.3     | nc   |
| 'pd `               | FTOPAGALION GEIAY LINE                    | $R_{ON}$ = 20 Ω, $C_{L}$ = 50 pF               | SDA OF SCL      |                | 1       | ns   |
| t <sub>iv</sub>     | Interrupt valid time <sup>(2)</sup>       |                                                | INTn            | INT            | 4       | μs   |
| t <sub>ir</sub>     | Interrupt reset delay time <sup>(2)</sup> |                                                | INTn            | INT            | 2       | μs   |

over recommended operating free-air temperature range,  $C_L \le 100 \text{ pF}$  (unless otherwise noted) (see Figure 7-3)

(1) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

(2) Data taken using a 4.7-k $\Omega$  pull-up resistor and 100-pF load (see Figure 7-3)

## 6.8 Interrupt and Reset Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-3)

|                                 | PARAMETER                                                        | MIN | MAX | UNIT |
|---------------------------------|------------------------------------------------------------------|-----|-----|------|
| t <sub>PWRL</sub>               | Required low-level pulse duration of INTn inputs <sup>(2)</sup>  | 1   |     | μs   |
| t <sub>PWRH</sub>               | Required high-level pulse duration of INTn inputs <sup>(2)</sup> | 0.5 |     | μs   |
| t <sub>WL</sub>                 | Pulse duration, RESET low                                        | 4   |     | ns   |
| t <sub>rst</sub> <sup>(1)</sup> | RESET time (SDA clear)                                           |     | 500 | ns   |
| t <sub>REC</sub>                | Recovery time from RESET to start                                | 0   |     | ns   |

(1) t<sub>rst</sub> is the propagation delay measured from the time the RESET pin is first asserted low to the time the SDA pin is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>.

(2) The device has interrupt input rejection circuitry for pulses less than the listed minimum.

## 7 Parameter Measurement Information



#### I<sup>2</sup>C PORT LOAD CONFIGURATION



| BYTE | DESCRIPTION                       |
|------|-----------------------------------|
| 1    | $I^2C$ address + $R/\overline{W}$ |
| 2    | Control register data             |



#### **VOLTAGE WAVEFORMS**

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50 Ω, t<sub>i</sub>/t<sub>f</sub> = 30 ns.
- C. The outputs are measured one at a time, with one transition per measurement.

#### Figure 7-1. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms

PCA9543A SCPS169B – SEPTEMBER 2007 – REVISED MARCH 2021







INTERRUPT LOAD CONFIGURATION



- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_f/t_f$  = 30 ns.

### Figure 7-3. Interrupt Load Circuit and Voltage Waveforms

# 8 Detailed Description

## 8.1 Overview

The PCA9543A is a 2-channel, bidirectional translating I<sup>2</sup>C switch. The master SCL/SDA signal pair is directed to two channels of slave devices, SC0/SD0-SC1/SD1. Either individual downstream channel can be selected as well as both channels. The PCA9543A also supports interrupt signals in order for the master to detect an interrupt on the  $\overline{\text{INT}}$  output pin that can result from any of the slave devices connected to the  $\overline{\text{INT1-}}$   $\overline{\text{INT0}}$  input pins.

The device offers an active-low  $\overrightarrow{\text{RESET}}$  input which resets the state machine and allows the PCA9543A to recover should one of the downstream I<sup>2</sup>C buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply, V<sub>CC</sub>, also known as a power-on reset (POR). Either using the  $\overrightarrow{\text{RESET}}$  function or causing a POR will cause both channels to be deselected.

The connections of the  $I^2C$  data path are controlled by the same  $I^2C$  master device that is switched to communicate with multiple  $I^2C$  slaves. After the successful acknowledgment of the slave address (hardware selectable by A0 and A1 pins), a single 8-bit control register is written to or read from to determine the selected channels and state of the interrupts.

The PCA9543A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel.



## 8.2 Functional Block Diagram

## 8.3 Feature Description

The PCA9543A is a dual channel bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The PCA9543A features I<sup>2</sup>C control using a single 8-bit control register in which bits 1 and 0 control the enabling and disabling of the two switch channels of I<sup>2</sup>C data flow. The PCA9543A also supports interrupt signals for each slave channel and this data is held in bits 5 and 4 of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the PCA9543A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the PCA9543A can be reset to resume normal operation using the RESET pin feature or by a power-on reset which results from cycling power to the device.

### 8.4 Device Functional Modes

### 8.4.1 RESET Input

The RESET input can be used to recover the PCA9543A from a bus-fault condition. The registers and the  $I^2C$  state machine within this device initialize to their default states if this signal is asserted low for a minimum of  $t_{WL}$ . Both channels also are deselected in this case. RESET must be connected to  $V_{CC}$  through a pull-up resistor.

### 8.4.2 Power-On Reset

When power (from 0 V) is applied to V<sub>CC</sub>, an internal power-on reset holds the PCA9543A in a reset condition until V<sub>CC</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the PCA9543A registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that, V<sub>CC</sub> must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle.

### 8.5 Programming

### 8.5.1 I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time is interpreted as control signals (see Figure 8-1).



Figure 8-1. Bit Transfer

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 8-2).



Figure 8-2. Definition of Start and Stop Conditions

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices that are controlled by the master are the slaves (see Figure 8-3).



Figure 8-3. System Configuration

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 8-4). Setup and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.



Figure 8-4. Acknowledgment on I<sup>2</sup>C Bus

Data is transmitted to the PCA9543A control register using the write mode shown in Figure 8-5.



Figure 8-5. Write Control Register

Data is read from the PCA9543A control register using the read mode shown in Figure 8-6.



Figure 8-6. Read Control Register

# 8.6 Control Register

### 8.6.1 Device Address

Following a start condition, the bus master must output the address of the slave it is accessing. The address of the PCA9543A is shown in Figure 8-7. To conserve power, no internal pull-up resistors are incorporated on the hardware-selectable address pins and they must be pulled high or low.



Figure 8-7. Slave Address PCA9543A

The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation.

## 8.6.2 Control Register Description

Following the successful acknowledgment of the slave address, the bus master sends a byte to the PCA9543A, which is stored in the control register (see Figure 8-8). If multiple bytes are received by the PCA9543A, it saves the last byte received. This register can be written and read via the  $l^2C$  bus.



Figure 8-8. Control Register

### 8.6.3 Control Register Definition

One or both SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 8-1). After the PCA9543A has been addressed, the control register is written. The two LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition must occur always right after the acknowledge cycle.

| Table 8-1. Control Register Write | (Channel Selection), Cont | rol Register Read ( | Channel Status) | (1) |
|-----------------------------------|---------------------------|---------------------|-----------------|-----|
|                                   |                           |                     |                 |     |

|    |    |      |             |    |    |    | ,,, |                                                   |  |  |  |  |
|----|----|------|-------------|----|----|----|-----|---------------------------------------------------|--|--|--|--|
| D7 | D6 | INT1 | <b>INTO</b> | D3 | D2 | B1 | B0  | COMMAND                                           |  |  |  |  |
| ~  | ~  | ×    | х           | x  | v  | v  | 0   | Channel 0 disabled                                |  |  |  |  |
| ^  | ^  | ^    | ^           | ^  | ~  | ×  | 1   | Channel 0 enabled                                 |  |  |  |  |
| ~  | x  | ×    | ×           | ~  | ~  | 0  | ~   | Channel 1 disabled                                |  |  |  |  |
| ^  | ^  | ^    | ~           | ^  | ~  | 1  |     | Channel 1 enabled                                 |  |  |  |  |
| 0  | 0  | 0    | 0           | 0  | 0  | 0  | 0   | No channel selected; power-up/reset default state |  |  |  |  |

(1) Channel 0 and channel 1 can be enabled at the same time. Care should be taken not to exceed the maximum bus capacitance.

### 8.6.4 Interrupt Handling

The PCA9543A provides two interrupt inputs (one for each channel) and one open-drain interrupt output (see Table 8-2). When an interrupt is generated by any device, it is detected by the PCA9543A and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register.

Bit 4 and Bit 5 of the control register correspond to the INT0 and INT1 inputs of the PCA9543A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master then can address the PCA9543A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master then can reconfigure the PCA9543A to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs may be used as general-purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to V<sub>CC</sub> through a pull-up resistor.

|    | ······································ |      |      |    |    |    |            |                                                   |  |  |  |  |  |  |
|----|----------------------------------------|------|------|----|----|----|------------|---------------------------------------------------|--|--|--|--|--|--|
| D7 | D6                                     | INT1 | INT0 | D3 | D2 | B1 | B0 COMMAND |                                                   |  |  |  |  |  |  |
| ~  | x                                      | ×    | 0    | ~  | x  | ×  | ~          | No interrupt on channel 0                         |  |  |  |  |  |  |
|    |                                        | ^    | 1    | ^  | ^  | ^  | ^          | Interrupt on channel 0                            |  |  |  |  |  |  |
| ~  | ~                                      | 0    | ×    | х  | ×  | ×  | x          | No interrupt on channel 1                         |  |  |  |  |  |  |
|    |                                        | 1    | ^    | ^  | ^  | ^  | ^          | Interrupt on channel 1                            |  |  |  |  |  |  |
| 0  | 0                                      | 0    | 0    | 0  | 0  | 0  | 0          | No channel selected; power-up/reset default state |  |  |  |  |  |  |

#### Table 8-2. Control Register Read (Interrupt) <sup>(1)</sup>

(1) Two interrupts can be active at the same time.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

Applications of the PCA9543A will contain an  $l^2C$  (or SMBus) master device and up to two  $l^2C$  slave devices. The downstream channels are ideally used to resolve  $l^2C$  slave address conflicts. For example, if two identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0 and 1. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and the other channel switched off, the data can be retrieved, and the  $l^2C$  master can move on and read the next channel.

In an application where the I<sup>2</sup>C bus will contain many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across both channels. If both switches will be enabled simultaneously, additional design requirements must be considered (See *Design Requirements* and *Detailed Design Procedure*).

### 9.2 Typical Application

A typical application of the PCA9543A will contain anywhere from 1 to 3 separate data pull-up voltages,  $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0}$  and  $V_{DPU1}$ ). In the event where the master device and both slave devices operate at the same voltage, then the pass voltage,  $V_{pass} = V_{DPUX}$ . Once the maximum  $V_{pass}$  is known,  $V_{cc}$  can be selected using Figure 9-2. In an application where voltage translation is necessary, additional design requirements must be considered (See *Design Requirements*).

Figure 9-1 shows an application in which the PCA9543A can be used.



Figure 9-1. Typical Application

#### 9.2.1 Design Requirements

The pull-up resistors on the INT1- INT0 pins in the application schematic are not required in all applications. If the device generating the interrupt has an open-drain output structure or can be tri-stated, a pull-up resistor is required. If the device generating the interrupt has a push-pull output structure and cannot be tri-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating in the application.

The A0 and A1 pins are hardware selectable to control the slave address of the PCA9543A. These pins may be tied directly to GND or  $V_{CC}$  in the application.

If both slave channels will be activated simultaneously in the application, then the total  $I_{OL}$  from SCL/SDA to GND on the master side will be the sum of the currents through all pull-up resistors,  $R_p$ .

The pass-gate transistors of the PCA9543A are constructed such that the  $V_{CC}$  voltage can be used to limit the maximum voltage that is passed from one  $I^2C$  bus to another.

Figure 9-2 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* section of this data sheet). In order for the PCA9543A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 9-2, V<sub>pass(max)</sub> is 2.7 V when the PCA9543A supply voltage is 4 V or lower, so the PCA9543A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 9-1).

#### 9.2.2 Detailed Design Procedure

Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors,  $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of  $V_{DPUX}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$ :

$$\mathsf{R}_{\mathsf{p}(\mathsf{min})} = \frac{\mathsf{V}_{\mathsf{DPUX}} - \mathsf{V}_{\mathsf{OL}(\mathsf{max})}}{\mathsf{I}_{\mathsf{OL}}} \tag{1}$$

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$ :

$$\mathsf{R}_{\mathsf{p}(\mathsf{max})} = \frac{\mathsf{t}_{\mathsf{r}}}{0.8473 \times \mathsf{C}_{\mathsf{b}}} \tag{2}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCA9543A,  $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If both channels will be activated simultaneously, each of the slaves on both channels will contribute to total bus capacitance.

### 9.2.3 Application Curves



# **10 Power Supply Recommendations**

## **10.1 Power-On Reset Requirements**

In the event of a glitch or data corruption, PCA9543A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 10-1 and Figure 10-2.



Figure 10-1.  $V_{CC}$  Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To  $V_{CC}$ 



Figure 10-2.  $V_{CC}$  Is Lowered Below The Por Threshold, Then Ramped Back Up To  $V_{CC}$ 

Table 10-1 specifies the performance of the power-on reset feature for PCA9543A for both types of power-on reset.

nded Commby Common sing And Doma Dates (1)

| Table 10-1. Recommended Supply Sequencing And Ramp Rates (1) |                                                                                                          |                 |       |    |     |    |  |  |  |  |  |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|-------|----|-----|----|--|--|--|--|--|
|                                                              | PARAMETER MIN TYP MAX                                                                                    |                 |       |    |     |    |  |  |  |  |  |
| V <sub>CC_FT</sub>                                           | Fall rate                                                                                                | See Figure 10-1 | 1     |    | 100 | ms |  |  |  |  |  |
| V <sub>CC_RT</sub>                                           | Rise rate                                                                                                | See Figure 10-1 | 0.01  |    | 100 | ms |  |  |  |  |  |
| V <sub>CC_TRR_GND</sub>                                      | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                      | See Figure 10-1 | 0.001 |    |     | ms |  |  |  |  |  |
| V <sub>CC_TRR_POR50</sub>                                    | Time to re-ramp (when $V_{CC}$ drops to $V_{POR_{MIN}}$ – 50 mV)                                         | See Figure 10-2 | 0.001 |    |     | ms |  |  |  |  |  |
| V <sub>CC_GH</sub>                                           | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 µs | See Figure 10-3 |       |    | 1.2 | V  |  |  |  |  |  |
| V <sub>CC_GW</sub>                                           | Glitch width that will not cause a functional disruption when $V_{CCX\_GH}$ = 0.5 × $V_{CCx}$            | See Figure 10-3 |       |    |     | μs |  |  |  |  |  |
| V <sub>PORF</sub>                                            | Voltage trip point of POR on falling $V_{CC}$                                                            |                 | 0.767 | 1. | 144 | V  |  |  |  |  |  |
| V <sub>PORR</sub>                                            | Voltage trip point of POR on rising $V_{CC}$                                                             |                 | 1.033 | 1. | 428 | V  |  |  |  |  |  |

(1)  $T_A = -40^{\circ}$ C to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. Figure 10-3 and Table 10-1 provide more information on how to measure these specifications.



Figure 10-3. Glitch Width And Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 10-4 and Table 10-1 provide more details on this specification.



Figure 10-4. V<sub>POR</sub>

# 11 Layout

# **11.1 Layout Guidelines**

For PCB layout of the PCA9543A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and pins that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple.

In an application where voltage translation is not required, all  $V_{DPUX}$  voltages and  $V_{CC}$  could be at the same potential and a single copper plane can connect all of the pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required,  $V_{DPUM}$ ,  $V_{DPU0}$ , and  $V_{DPU1}$ , may all be on the same layer of the board with split planes to isolate different voltage potentials.

To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn, SDn and INTn) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight).



## 11.2 Layout Example

# 12 Device and Documentation Support

## 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |          |               |                 |                       |      | (4)           | (5)                |              |              |
| PCA9543AD             | Obsolete | Production    | SOIC (D)   14   | -                     | -    | Call TI       | Call TI            | -40 to 85    | PCA9543A     |
| PCA9543ADR            | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PCA9543A     |
| PCA9543ADR.A          | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PCA9543A     |
| PCA9543APW            | Obsolete | Production    | TSSOP (PW)   14 | -                     | -    | Call TI       | Call TI            | -40 to 85    | PD543A       |
| PCA9543APWR           | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PD543A       |
| PCA9543APWR.B         | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PD543A       |
| PCA9543APWRG4         | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PD543A       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE OPTION ADDENDUM

23-May-2025

13-May-2025

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| PCA9543ADR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| PCA9543APWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9543APWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

#### Pack Materials-Page 1

# PACKAGE MATERIALS INFORMATION

13-May-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9543ADR  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| PCA9543APWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9543APWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# D0014A



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.

# D0014A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# D0014A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>9.</sup> Board assembly site may have different recommendations for stencil design.

# **PW0014A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

# PW0014A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# PW0014A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.