

# SGM42553 3A Triple Half-Bridge Motor Driver

### **GENERAL DESCRIPTION**

The SGM42553 is a triple half-bridge driver, and each channel is controlled by separate controllable input. This device is designed to drive a three-phase brushless DC motor, as well as solenoids or other loads. The output driver block for each consists of N-MOSFETs configured as half-bridge to drive the motor. This device integrates three dedicated ground terminals (PGNDx) for each channel to sense the external current independently.

The SGM42553 integrates a comparator, which can be used if current limit function is needed in the motor system.

A number of protection features are provided in the device including under-voltage lockout, short-circuit, over-current and over-temperature shutdown. The nFAULT pin is used to indicate the fault problems.

The SGM42553 is available in Green TQFN-6×6-36AL and TSSOP-28 (Exposed Pad) packages.

# FEATURES

- Motor Supply Voltage Range: 8V to 45V
- Three Half-Bridges
- High Output Current Capability: 3A Peak
- Low On-Resistance
- Individual Controllable Input
- Built-in Comparator
- Built-in LDO Regulator: 3.3V/10mA
- Low Power Sleep Mode
- Available in Green TQFN-6×6-36AL and TSSOP-28 (Exposed Pad) Packages

# **APPLICATIONS**

Communication Systems Gimbals

# SIMPLIFIED SCHEMATIC



Figure 1. Simplified Schematic

### **PACKAGE/ORDERING INFORMATION**

| MODEL    | PACKAGE<br>DESCRIPTION    | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING          | PACKING<br>OPTION   |
|----------|---------------------------|-----------------------------------|--------------------|-----------------------------|---------------------|
|          | TSSOP-28<br>(Exposed Pad) | -40°C to +125°C                   | SGM42553XPTS28G/TR | SGM42553<br>XPTS28<br>XXXXX | Tape and Reel, 4000 |
| SGM42553 | TQFN-6×6-36AL             | -40°C to +125°C                   | SGM42553XTRW36G/TR | SGM42553<br>XTRW36<br>XXXXX | Tape and Reel, 3000 |

### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.







— Date Code - Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage, V <sub>M</sub> 0.3V to 50V              |    |
|---------------------------------------------------------------|----|
| Power Supply Voltage Ramp Rate, V <sub>M</sub> 2V/µs          |    |
| Charge Pump Voltage, VCP, CPH0.3V to V_M + 5V                 |    |
| Charge Pump Negative Switching Pin, CPL0.3V to $V_{\text{M}}$ | I  |
| Internal Regulator Current Output, V3P310mA                   |    |
| Internal Regulator Voltage, V3P30.3V to 3.8V                  |    |
| Control Pin Voltage, nRESET, nSLEEP, nFAULT, nCOMPO           | ١, |
| ENx, INx0.5V to 6V                                            | ,  |
| Comparator Input-Voltage, COMPP, COMPN0.5V to 6V              |    |
| Open-Drain Output Current, nFAULT, nCOMPO 10mA                |    |
| Continuous Phase Node Pin Voltage, OUTx                       |    |
| 0.5V to $V_{M}$ + 0.5V                                        |    |
| Continuous Half-Bridge Source Voltage, PGNDx                  |    |
| 600mV to 600mV                                                |    |
| Peak Output Current, OUTx Internally Limited                  |    |
| Package Thermal Resistance                                    |    |
| TSSOP-28 (Exposed Pad), θ <sub>JA</sub>                       |    |
| TSSOP-28 (Exposed Pad), θ <sub>JB</sub> 9°C/W                 |    |
| TSSOP-28 (Exposed Pad), θ <sub>JC (TOP)</sub> 17.2°C/W        |    |
| TSSOP-28 (Exposed Pad), θ <sub>JC (BOT)</sub> 1.2°C/W         |    |
| TQFN-6×6-36AL, θ <sub>JA</sub> 27°C/W                         |    |
| TQFN-6×6-36AL, θ <sub>JB</sub> 6.6°C/W                        |    |
| TQFN-6×6-36AL, θ <sub>JC (TOP)</sub> 13.2°C/W                 |    |
| TQFN-6×6-36AL, θ <sub>JC (BOT)</sub> 1.2°C/W                  |    |
| Junction Temperature+150°C                                    |    |
| Storage Temperature Range65°C to +150°C                       |    |
| Lead Temperature (Soldering, 10s)+260°C                       |    |
| ESD Susceptibility                                            |    |
| HBM                                                           | ,  |
| CDM                                                           | ,  |
|                                                               |    |

### **RECOMMENDED OPERATING CONDITIONS**

| Power Supply Voltage, V <sub>M</sub> |                |
|--------------------------------------|----------------|
| Digital Pin Voltage, V <sub>IN</sub> | 0V to 5.5V     |
| Applied PWM Signal on ENx, INx, fPWM | 250kHz         |
| PGNDx Pin Voltage, V <sub>GNDX</sub> | 500mV to 500mV |
| V3P3 Load Current, I <sub>V3P3</sub> | 10mA           |

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### ESD SENSITIVITY CAUTION

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



### **PIN CONFIGURATIONS**



**TSSOP-28 (Exposed Pad)** 



### **PIN DESCRIPTION**

| PIN    |                                              |                                  |      |                                                                                                                                                                |  |  |  |
|--------|----------------------------------------------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NAME TSSOP-28<br>(Exposed Pad) TQFN-6×6-36AL |                                  | TYPE | FUNCTION                                                                                                                                                       |  |  |  |
| COMPN  | 13                                           | 22                               | Ι    | Negative Input of the Uncommitted Comparator.                                                                                                                  |  |  |  |
| COMPP  | 12                                           | 21                               | Ι    | Positive Input of the Uncommitted Comparator.                                                                                                                  |  |  |  |
| CPL    | 1                                            | 5                                | Р    | Charge Pump Flying Capacitor. A 0.01µF capacitor is used between CPH and CPL                                                                                   |  |  |  |
| CPH    | 2                                            | 6                                | Р    | pins.                                                                                                                                                          |  |  |  |
| EN1    | 26                                           | 1                                | Ι    |                                                                                                                                                                |  |  |  |
| EN2    | 24                                           | 24 35                            |      | Enable Input for Each Channel. Active-high enable logic input with weak internal pull-down.                                                                    |  |  |  |
| EN3    | 22                                           | 33                               | Ι    |                                                                                                                                                                |  |  |  |
| GND    | 14, 20, 28                                   | 3, 17, 20, 23, 24,<br>30, 31, 32 | Р    | Ground.                                                                                                                                                        |  |  |  |
| IN1    | 27                                           | 2                                | Ι    |                                                                                                                                                                |  |  |  |
| IN2    | 25                                           | 36                               | Ι    | Logic Input for Each Channel. When ENx is high, logic high to turn on high-side MOSFET, and logic low to turn on low-side MOSFET.                              |  |  |  |
| IN3    | 23                                           | 34                               | Ι    |                                                                                                                                                                |  |  |  |
| NC     | 21                                           | 4, 8, 14, 18                     | -    | No Connection.                                                                                                                                                 |  |  |  |
| nCOMPO | 19                                           | 29                               | OD   | Output of the Uncommitted Comparator. Open-drain output type with external pull-up.                                                                            |  |  |  |
| nFAULT | 18                                           | 28                               | OD   | Fault Indication Pin. Open-drain output type, logic low when in fault conditions.                                                                              |  |  |  |
| nRESET | 16                                           | 26                               | Ι    | Reset Input. Active-low reset input with weak internal pull-down initializes internal logic and disables half-bridge outputs.                                  |  |  |  |
| nSLEEP | 17                                           | 27                               | Ι    | Sleep Mode Input. Active-low sleep mode logic input with weak internal pull-down. Apply high to enable device, and low to enter into the low power sleep mode. |  |  |  |



# **PIN DESCRIPTION (continued)**

|                | PIN<br>TSSOP-28<br>(Exposed Pad) TQFN-6×6-36AL |       |      |                                                                                                                                                                                             |  |
|----------------|------------------------------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME           |                                                |       | TYPE | FUNCTION                                                                                                                                                                                    |  |
| OUT1           | 5                                              | 10    | 0    |                                                                                                                                                                                             |  |
| OUT2           | 8                                              | 13    | 0    | Output of the Device.                                                                                                                                                                       |  |
| OUT3           | 9                                              | 15    | 0    |                                                                                                                                                                                             |  |
| PGND1          | 6                                              | 11    | Р    |                                                                                                                                                                                             |  |
| PGND2          | 7                                              | 12    | Р    | The Source Pin of Low-side MOSFET. If current sense is needed, connect the sense resistor to GND; if not, short it to GND directly.                                                         |  |
| PGND3          | 10                                             | 16    | Р    |                                                                                                                                                                                             |  |
| V3P3           | 15                                             | 25    | Р    | 3.3V Regulator Output. A 0.47 $\mu$ F/6.3V ceramic capacitor is used between V3P3 and GND pins.                                                                                             |  |
| VCP            | 3                                              | 7     | Р    | Gate Drive Voltage. Decouple with a $0.1\mu$ F/16V ceramic capacitor to VM pin.                                                                                                             |  |
| VM             | 4, 11                                          | 9, 19 | Ρ    | Power Supply. Connect these pins to the motor supply (8V to 45V) and bypass each with a $0.1\mu$ F ceramic capacitor to GND. Connect sufficient bulk capacitance to the common supply line. |  |
| Exposed<br>Pad | GND                                            | GND   | Ρ    | Ground.                                                                                                                                                                                     |  |

NOTE: I = input, O = output, OD = open-drain output, P = power.



# **ELECTRICAL CHARACTERISTICS**

 $(T_J = +25^{\circ}C, unless otherwise noted.)$ 

| PARAMETER                             | SYMBOL              | CONDITIONS                                                          | MIN | TYP  | MAX  | UNITS |
|---------------------------------------|---------------------|---------------------------------------------------------------------|-----|------|------|-------|
| Power Supplies                        |                     |                                                                     |     | •    |      |       |
| Operating Supply Current              | I <sub>VM</sub>     | $V_{\rm M}$ = 24V, f <sub>PWM</sub> < 50kHz                         |     | 0.8  | 3    | mA    |
| Sleep Mode Supply Current             | I <sub>VMQ</sub>    | V <sub>M</sub> = 24V                                                |     | 350  | 800  | μA    |
| Internal Regulator (V3P3)             |                     |                                                                     |     | 1    |      |       |
| V3P3 Voltage                          | $V_{3P3}$           | I <sub>OUT</sub> = 0mA to 10mA                                      | 3.1 | 3.3  | 3.52 | V     |
| Logic-Level Inputs (nSLEEP, ENx, INx) |                     |                                                                     |     |      |      |       |
| Input Low Voltage                     | V <sub>IL</sub>     | $T_{J} = -40^{\circ}C$ to +125°C                                    |     |      | 0.6  | V     |
| Input High Voltage                    | V <sub>IH</sub>     | T <sub>J</sub> = -40°C to +125°C                                    | 1.7 |      |      | V     |
| Input Hysteresis                      | V <sub>HYS</sub>    |                                                                     | 50  |      | 400  | mV    |
| Input Low Current                     | IIL                 | V <sub>IN</sub> = 0V                                                | -5  |      | 5    | μA    |
| Input High Current                    | l <sub>IH</sub>     | V <sub>IN</sub> = 3.3V                                              |     |      | 100  | μA    |
| Pull-Down Resistance                  | R <sub>PD</sub>     |                                                                     |     | 250  |      | kΩ    |
| Open-Drain Outputs (nFAULT and nCC    | MPO)                |                                                                     |     |      |      |       |
| Output Low Voltage                    | V <sub>OL</sub>     | I <sub>0</sub> = 5mA                                                |     |      | 0.6  | V     |
| Output High Leakage Current           | I <sub>OH</sub>     | V <sub>0</sub> = 3.3V                                               |     |      | 1    | μA    |
| Comparator (COMPP, COMPN, nCOMP       | O)                  |                                                                     |     |      |      |       |
| Input Common Mode Voltage Range       | V <sub>CM</sub>     |                                                                     | 0   |      | 5    | V     |
| Input Offset Voltage                  | V <sub>IO</sub>     |                                                                     | -18 |      | 18   | mV    |
| Input Bias Current                    | I <sub>IB</sub>     |                                                                     | -1  |      | 1    | μA    |
| Response Time                         | t <sub>R</sub>      | 100mV step with 10mV overdrive                                      |     | 0.43 |      | μs    |
| Half-Bridge FETs                      |                     |                                                                     |     |      |      |       |
| Lligh aide FFT On Desistance          |                     | $V_{M} = 24V, I_{O} = 0.5A, T_{J} = +25^{\circ}C$                   |     | 0.18 |      | 0     |
| High-side FET On-Resistance           | Б                   | $V_{M}$ = 24V, $I_{O}$ = 0.5A, $T_{J}$ = +85°C                      |     | 0.22 | 0.32 | Ω     |
| Low side FFT On Desistance            | - R <sub>DSON</sub> | $V_{M} = 24V, I_{O} = 0.5A, T_{J} = +25^{\circ}C$                   |     | 0.18 |      | 0     |
| Low-side FET On-Resistance            |                     | V <sub>M</sub> = 24V, I <sub>O</sub> = 0.5A, T <sub>J</sub> = +85°C |     | 0.22 | 0.32 | Ω     |
| Protection Circuits                   |                     |                                                                     |     |      |      |       |
| VM Under-Voltage Lockout Voltage      | V <sub>UVLO</sub>   | $V_{M}$ rising                                                      |     | 6.5  | 7.5  | V     |
| Over-Current Protection Trip Level    | I <sub>OCP</sub>    |                                                                     |     | 3    |      | А     |
| Over-Current Protection Deglitch Time | t <sub>OCP</sub>    |                                                                     |     | 4    |      | μs    |
| Thermal Shutdown Temperature          | T <sub>SD</sub>     | Die temperature                                                     |     | 160  |      | °C    |
| Thermal Shutdown Hysteresis           | T <sub>HYS</sub>    | Die temperature                                                     |     | 20   |      | °C    |

# TIMING REQUIREMENTS

(T<sub>J</sub> = +25°C, V<sub>M</sub> = 24V, R<sub>L</sub> = 50 $\Omega$ , unless otherwise noted.)

| PARAMETER        | SYMBOL            | CONDITIONS                     | MIN | TYP | MAX | UNITS |
|------------------|-------------------|--------------------------------|-----|-----|-----|-------|
| Delay Time 1     | t <sub>1</sub>    | ENx high to OUTx high, INx = 1 | 40  |     | 250 | ns    |
| Delay Time 2     | t <sub>2</sub>    | ENx low to OUTx low, INx = 1   | 120 |     | 420 | ns    |
| Delay Time 3     | t <sub>3</sub>    | ENx high to OUTx low, INx = 0  | 110 |     | 310 | ns    |
| Delay Time 4     | t <sub>4</sub>    | ENx low to OUTx high, INx = 0  | 120 |     | 330 | ns    |
| Delay Time 5     | t <sub>5</sub>    | INx high to OUTx high, ENx = 1 | 210 |     | 500 | ns    |
| Delay Time 6     | t <sub>6</sub>    | INx low to OUTx low, ENx = 1   | 110 |     | 420 | ns    |
| Output Rise Time | t <sub>R</sub>    | Resistive to GND               | 25  |     | 130 | ns    |
| Output Fall Time | t <sub>F</sub>    | Resistive to GND               | 25  |     | 130 | ns    |
| Output Dead Time | t <sub>DEAD</sub> |                                |     | 90  |     | ns    |





Figure 2. SGM42553 Timing Definitions



## **TYPICAL PERFORMANCE CHARACTERISTICS**

















# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**





# **TYPICAL APPLICATION CIRCUIT**

Please refer to the SGM42553 application circuit below, which is used in a BLDC control system.



Figure 3. BLDC Driver Application Circuit

### **Motor Commutation**

The SGM42553 can be used in trapezoidal or sinusoidal BLDC control system, depending on the micro-controller algorithm and PWM input.

| State |     | OUT1 (Phase U) |      | OUT2 (Phase V) |     |      | OUT3 (Phase W) |     |      |
|-------|-----|----------------|------|----------------|-----|------|----------------|-----|------|
| State | IN1 | EN1            | OUT1 | IN2            | EN2 | OUT2 | IN3            | EN3 | OUT3 |
| 1     | Х   | 0              | Hi-Z | 1              | 1   | Н    | 0              | 1   | L    |
| 2     | 1   | 1              | Н    | Х              | 0   | Hi-Z | 0              | 1   | L    |
| 3     | 1   | 1              | Н    | 0              | 1   | L    | Х              | 0   | Hi-Z |
| 4     | Х   | 0              | Hi-Z | 0              | 1   | L    | 1              | 1   | Н    |
| 5     | 0   | 1              | L    | Х              | 0   | Hi-Z | 1              | 1   | н    |
| 6     | 0   | 1              | L    | 1              | 1   | Н    | Х              | 0   | Hi-Z |
| Brake | 0   | 1              | L    | 0              | 1   | L    | 0              | 1   | L    |
| Coast | Х   | 0              | Hi-Z | Х              | 0   | Hi-Z | Х              | 0   | Hi-Z |

#### Table 1. Trapezoidal (120°) Commutation States



# FUNCTIONAL BLOCK DIAGRAM



Figure 4. Block Diagram



### **DETAILED DESCRIPTION**

#### Overview

The SGM42553 provides three 3A half-bridge drivers, each channel is controlled by separate controllable input. It is suitable for driving brushless DC motors, brushed DC motors, and solenoid loads. The device is allowed to operate from a wide power supply of 8V to 45V.

### **Bridge Control**

Please refer to the INx control logic in Table 2.

#### Table 2. Logic States

| INx | ENx | OUTx |
|-----|-----|------|
| Х   | 0   | Hi-Z |
| 0   | 1   | L    |
| 1   | 1   | Н    |

### **Charge Pump**

A charge pump is used to generate the gate drive for the high-side FETs. Two external capacitors are needed for the charge pump, one between VM and VCP pins and one between CPL and CPH pins. As the nSLEEP is pulled low, the charge pump will be turned off. See the following figure for details.



Figure 5. SGM42553 Charge Pump

### Comparator

The SGM42553 integrates a comparator inside the device, which is commonly used as current limit detection. Please refer to the diagram below in Figure 6, which is the typical application circuit for current limit function.



Figure 6. Comparator as Current Monitor

### **Protection Circuits**

The SGM42553 integrated internal circuit protections include thermal shutdown, under-voltage lockout (UVLO), and over-current protection.

#### Under-Voltage Lockout (UVLO)

If the voltages on VM pin fall below their under-voltage lockout thresholds, the device will be disabled, charge pump will be turned off, and internal logic will be reset. Device resumes operation when all of them go back above their UVLO thresholds. When under-voltage locking occurs, the nFAULT is pulled down, after the device returns to work, the nFAULT is released.

#### **Thermal Shutdown (TSD)**

All bridges and drivers are shutdown if a junction over-temperature occurs in the device and the nFAULT pin will be driven low. Once the temperature goes back to the safe level, device resumes its operation.

#### **Over-Current Protection (OCP)**

Each MOSFET is protected by its own over-current protection circuit. In case of an over-current (any direction), only the specific half-bridge may be turned off, the nFAULT pin will be driven low. An over-current will occur due to a short between a switching node and ground or to the VM supply line, or to the other node of the bridge (a winding short).

| Fault                         | Condition           | Error Report | H-Bridge | Charge Pump | V3P3      | Recovery                   |
|-------------------------------|---------------------|--------------|----------|-------------|-----------|----------------------------|
| VM Under-Voltage (UVLO)       | $V_{M} < V_{UVLO}$  | nFAULT       | Disabled | Disabled    | Operating | $V_{M} > V_{UVLO}$         |
| Thermal Shutdown (TSD)        | $T_J > T_{SD}$      | nFAULT       | Disabled | Operating   | Operating | $T_J < T_{SD}$ - $T_{HYS}$ |
| Over-Current Protection (OCP) | $I_{OUT} > I_{OCP}$ | nFAULT       | Disabled | Operating   | Operating | nRESET                     |

#### **Table 3. Fault Condition Summary**



## **DETAILED DESCRIPTION (continued)**

### **Output Stage**

If current sensing is needed in the motor control system, it is needed to connect the sense resistor from PGNDx to GND. When choosing the sense resistor, make sure that the PGNDx voltage is below  $\pm$ 500mV, and the package of the sense resistor can stand the power dissipation (I<sup>2</sup> × R). Low inductance resistor is recommended, and the resistor should be placed close to the PGNDx pin on the PCB layout.

### **Functional Modes**

To idle the device and put it in the low power sleep mode, the nSLEEP pin can be pulled low. In the sleep mode, all half-bridges are disabled, internal clocks are paused, and the charge pumps for the gate drivers are stopped. All logic inputs are ignored in sleep mode.

#### **nRESET and nSLEEP Operation**

When the nRESET pin is pulled low, the half-bridges are all disabled. The nRESET is an active-low reset input for the internal logic. All other logic inputs are ignored if nRESET is low.

The nSLEEP is an active-low input to put the device in low power (sleep mode) state. In sleep mode, all internal clocks, bridges, charge pump are disabled. All logic inputs are ignored. V3P3 regulator stays on when device is in sleep mode. When waking up from sleep mode, time delay (about 1ms) is needed before outputs operate.

| Table 4. | Functional  | Modes | Summarv   |
|----------|-------------|-------|-----------|
| 10010 11 | - anotional |       | • annan y |

| Fault             | Condition                             | H-Bridge  | Charge Pump | V3P3      |
|-------------------|---------------------------------------|-----------|-------------|-----------|
| Operating         | $8V < V_M < 45V$<br>nSLEEP pin = high | Operating | Operating   | Operating |
| Sleep Mode        | $8V < V_M < 45V$<br>nSLEEP pin = low  | Disabled  | Disabled    | Operating |
|                   | V <sub>M</sub> Under-Voltage (UVLO)   | Disabled  | Disabled    | Operating |
| Fault Encountered | Over-Current Protection (OCP)         | Disabled  | Operating   | Operating |
|                   | Thermal Shutdown (TSD)                | Disabled  | Operating   | Operating |

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| APRIL 2024 – REV.A to REV.A.1                   | Page |  |  |
|-------------------------------------------------|------|--|--|
| Added TQFN-6×6-36AL Package                     | All  |  |  |
| Jpdated Absolute Maximum Ratings section        |      |  |  |
| Changes from Original (DECEMBER 2023) to REV.A  | Page |  |  |
| Changed from product preview to production data | All  |  |  |

# SG Micro Corp

# PACKAGE OUTLINE DIMENSIONS TSSOP-28 (Exposed Pad)





RECOMMENDED LAND PATTERN (Unit: mm)





| Symbol |           | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-----------|------------------|-------------------------|-------|--|
|        | MIN       | MAX              | MIN                     | MAX   |  |
| A      |           | 1.200            |                         | 0.047 |  |
| A1     | 0.050     | 0.150            | 0.002                   | 0.006 |  |
| A2     | 0.800     | 1.050            | 0.031                   | 0.041 |  |
| b      | 0.190     | 0.300            | 0.007                   | 0.012 |  |
| С      | 0.090     | 0.200            | 0.004                   | 0.008 |  |
| D      | 9.600     | 9.800            | 0.378                   | 0.386 |  |
| D1     | 5.300     | 5.700            | 0.209                   | 0.224 |  |
| E      | 4.300     | 4.500            | 0.169                   | 0.177 |  |
| E1     | 2.400     | 2.800            | 0.094                   | 0.110 |  |
| E2     | 6.200     | 6.600            | 0.244                   | 0.260 |  |
| е      | 0.650     | BSC              | 0.026                   | BSC   |  |
| L      | 1.000 BSC |                  | 0.039 BSC               |       |  |
| L1     | 0.450     | 0.750            | 0.018                   | 0.030 |  |
| θ      | 0°        | 8°               | 0°                      | 8°    |  |

NOTES:

1. Body dimensions do not include mode flash or protrusion.

2. This drawing is subject to change without notice.

3. Reference JEDEC MO-153.



# **PACKAGE OUTLINE DIMENSIONS**

# TQFN-6×6-36AL



RECOMMENDED LAND PATTERN (Unit: mm)

| Symbol | Dimensions In Millimeters |       |       |  |  |  |
|--------|---------------------------|-------|-------|--|--|--|
|        | MIN                       | MOD   | МАХ   |  |  |  |
| A      | 0.700                     | 0.750 | 0.800 |  |  |  |
| A1     | 0.000                     | -     | 0.050 |  |  |  |
| A2     | 0.203 REF                 |       |       |  |  |  |
| b      | 0.200                     | 0.250 | 0.300 |  |  |  |
| D      | 5.900                     | 6.000 | 6.100 |  |  |  |
| D1     | 4.300                     | 4.400 | 4.500 |  |  |  |
| E      | 5.900                     | 6.000 | 6.100 |  |  |  |
| E1     | 4.300                     | 4.400 | 4.500 |  |  |  |
| k      | 0.250 REF                 |       |       |  |  |  |
| L      | 0.450                     | 0.550 | 0.650 |  |  |  |
| е      | 0.500 BSC                 |       |       |  |  |  |

NOTE: This drawing is subject to change without notice.



# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type              | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TSSOP-28<br>(Exposed Pad) | 13″              | 16.4                     | 6.80       | 10.25      | 1.60       | 4.0        | 8.0        | 2.0        | 16.0      | Q1               |
| TQFN-6×6-36AL             | 13″              | 16.4                     | 6.40       | 6.40       | 1.40       | 4.0        | 8.0        | 2.0        | 16.0      | Q2               |

### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) |     |     | Pizza/Carton |        |
|-----------|----------------|-----|-----|--------------|--------|
| 13″       | 386            | 280 | 370 | 5            | DD0002 |

