

# SGM42544 Quad Half-Bridge Driver IC

## **GENERAL DESCRIPTION**

The SGM42544 provides four half-bridge drivers, each channel is controlled by separate individually controllable input. It is suitable for driving inductive loads, including four solenoids, relays, DC motors or other loads. The device allows operation with single or bipolar power supplies (such as  $\pm 24V$ ).

With proper heatsinking, the SGM42544 can deliver up to 2.5A peak output current per channel (at  $T_J = +25$ °C). Paralleling the outputs is possible for higher current applications.

Protection features include under-voltage lockout, over-current, short-circuit and thermal shutdown. Fault conditions are indicated on the nFAULT pin.

The SGM42544 is available in a Green TSSOP-28 (Exposed Pad) package.

## FEATURES

- Wide Power Supply Voltage Range: 8V to 50V
- On-Resistance:  $0.44\Omega$  for HS + LS, T<sub>J</sub> = +25°C
- Flexible Control Interface for Different Loads
- Individual Controllable Input
- Up to 2.5A Drive Current at  $V_M = 24V$ ,  $T_J = +25^{\circ}C$
- Single or Bipolar Power Supplies (up to ±25V)
- Built-in 3.3V Reference Output
- Parallel Digital Control Interface
- Full Set of Protections
  - V<sub>M</sub> Under-Voltage Lockout (UVLO)
  - Over-Current Protection (OCP)
  - Thermal Shutdown (TSD)
  - Fault Condition Indication Pin (nFAULT)
- Available in a Green TSSOP-28 (Exposed Pad) Package



## **PACKAGE/ORDERING INFORMATION**

| MODEL    | PACKAGE<br>DESCRIPTION    | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING          | PACKING<br>OPTION   |
|----------|---------------------------|-----------------------------------|--------------------|-----------------------------|---------------------|
| SGM42544 | TSSOP-28<br>(Exposed Pad) | -40°C to +125°C                   | SGM42544XPTS28G/TR | SGM42544<br>XPTS28<br>XXXXX | Tape and Reel, 4000 |

## MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.

| X | X | Х | Χ | X |       |
|---|---|---|---|---|-------|
| Τ |   |   |   | Τ | <br>٧ |
|   |   | L |   |   | <br>Т |

Vendor Code
Trace Code

- Date Code - Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

## **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage Range, V <sub>M</sub> | -0.3V to 58V           |
|--------------------------------------------|------------------------|
| Logic Ground Voltage, LGND                 | 0.5V to $V_M$ - 8V     |
| Digital Pins Voltage RangeLGN              | ID - 0.5V to LGND + 6V |
| SRC12, SRC34 (with Optional Sense          | Resistor) to VNEG Pins |
|                                            | 0.6V to 0.6V           |
| Peak Output Current, t < 1µs               | Internally Limited     |
| Continuous Motor Drive Output Curre        | ent2.5A                |

| TSSOP-28 (Exposed Pad), θ <sub>JA</sub> |                 |
|-----------------------------------------|-----------------|
| Junction Temperature                    | +150°C          |
| Storage Temperature Range               | -65°C to +150°C |
| Lead Temperature (Soldering, 10s)       | +260°C          |

| НВМ | 2000V |
|-----|-------|
| CDM | 1000V |

## **RECOMMENDED OPERATING CONDITIONS**

Power Supply Voltage Range, V<sub>M</sub>......8V to 50V V3P3 Load Current.....0mA to 10mA Operating Junction Temperature Range ......-40°C to +125°C

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

## ESD SENSITIVITY CAUTION

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

# **PIN CONFIGURATION**



## **PIN DESCRIPTION**

| PIN            | NAME   | TYPE | FUNCTION                                                                                                                                                       |  |  |  |  |
|----------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1              | CP1    | I/O  |                                                                                                                                                                |  |  |  |  |
| 2              | CP2    | I/O  | Charge Pump Flying Capacitor. A 0.01µF/100V capacitor is used between CP1 and CP2 pins.                                                                        |  |  |  |  |
| 3              | VCP    | I/O  | Gate Drive Voltage of the High-side Switches. Decouple with a $0.1\mu$ F/16V ceramic capacitor to pin.                                                         |  |  |  |  |
| 4, 11          | VM     | -    | Power Supply. Connect these pins to the same motor supply (8V to 50V) and bypass with a $100\mu F$ (MIN) capacitor.                                            |  |  |  |  |
| 5              | OUT1   | 0    | Output 1 of the Device.                                                                                                                                        |  |  |  |  |
| 7              | OUT2   | 0    | Output 2 of the Device.                                                                                                                                        |  |  |  |  |
| 8              | OUT3   | 0    | Output 3 of the Device.                                                                                                                                        |  |  |  |  |
| 10             | OUT4   | 0    | Output 4 of the Device.                                                                                                                                        |  |  |  |  |
| 6              | SRC12  | -    | Low-side FET Source for OUT1 and OUT2. Short to VNEG directly or connect an optional sense resistor to VNEG.                                                   |  |  |  |  |
| 9              | SRC34  | -    | Low-side FET Source for OUT3 and OUT4. Short to VNEG directly or connect an optional sense resistor to VNEG.                                                   |  |  |  |  |
| 12, 13         | NC     | -    | No Connection.                                                                                                                                                 |  |  |  |  |
| 14, 28         | VNEG   | -    | Negative Power Supply. Connect to LGND for single supply or connect to negative power supply for dual supplies.                                                |  |  |  |  |
| 15             | V3P3   | 0    | 3.3V Regulator Output. Bypass with a 0.47 $\mu$ F, 6.3V ceramic capacitor to VNEG.                                                                             |  |  |  |  |
| 16             | nRESET | I    | Reset Input. Active-low reset input with weak internal pull-down initializes internal logic and disables half-bridge outputs.                                  |  |  |  |  |
| 17             | nSLEEP | I    | Sleep Mode Input. Active-low sleep mode logic input with weak internal pull-down. Apply high to enable device, and low to enter into the low-power sleep mode. |  |  |  |  |
| 18             | nFAULT | OD   | Fault Indication Pin. Open-drain output type, logic low when in fault conditions.                                                                              |  |  |  |  |
| 19             | LGND   | -    | Logic Input Reference Ground. Connect to logic ground.                                                                                                         |  |  |  |  |
| 20             | EN4    | I    | Enable Input for Channel 4. Active-high enable logic input with weak internal pull-down.                                                                       |  |  |  |  |
| 21             | IN4    | I    | Input Power for Channel 4. Internal pull-down.                                                                                                                 |  |  |  |  |
| 22             | EN3    | I    | Enable Input for Channel 3. Active-high enable logic input with weak internal pull-down.                                                                       |  |  |  |  |
| 23             | IN3    | I    | Input Power for Channel 3. Internal pull-down.                                                                                                                 |  |  |  |  |
| 24             | EN2    | I    | Enable Input for Channel 2. Active-high enable logic input with weak internal pull-down.                                                                       |  |  |  |  |
| 25             | IN2    | I    | Input Power for Channel 2. Internal pull-down.                                                                                                                 |  |  |  |  |
| 26             | EN1    | I    | Enable Input for Channel 1. Active-high enable logic input with weak internal pull-down.                                                                       |  |  |  |  |
| 27             | IN1    | I    | Input Power for Channel 1. Internal pull-down.                                                                                                                 |  |  |  |  |
| Exposed<br>Pad | VNEG   | -    | Exposed Pad. Exposed pad for thermal dissipation, connect to VNEG.                                                                                             |  |  |  |  |

NOTE: I = input, O = output, OD = open-drain output, I/O = input/output.



# **ELECTRICAL CHARACTERISTICS**

(Typical values are at T<sub>J</sub> = +25°C, all voltages relative to VNEG terminal, unless otherwise noted.)

| PARAMETER                             | SYMBOL              | CONDITIONS                                                           | MIN | TYP  | MAX  | UNITS |
|---------------------------------------|---------------------|----------------------------------------------------------------------|-----|------|------|-------|
| Power Supply                          | •                   | •                                                                    |     | •    |      | •     |
| Motor Power Supply Voltage            | V <sub>M</sub>      |                                                                      | 8   |      | 50   | V     |
| Operating Supply Current              | I <sub>VM</sub>     | V <sub>M</sub> = 24V                                                 |     | 2    | 5    | mA    |
| Sleep Mode Supply Current             | I <sub>VMQ</sub>    | V <sub>M</sub> = 24V                                                 |     | 1    | 2    | μA    |
| VM Under-Voltage Lockout Threshold    | V <sub>UVLO</sub>   | V <sub>M</sub> rising                                                |     | 7.7  | 7.98 | V     |
| V3P3 Regulator                        |                     |                                                                      |     |      | -    |       |
| V3P3 Voltage                          | V <sub>V3P3</sub>   | I <sub>OUT</sub> = 0mA to 10mA                                       | 3.1 | 3.3  | 3.5  | V     |
| Logic-Level Inputs                    |                     |                                                                      |     |      | -    |       |
| Input Logic Low Voltage               | VIL                 | LGND = 0V, $T_{J} = -40^{\circ}C$ to $+125^{\circ}C$                 |     |      | 0.5  | V     |
| Input Logic High Voltage              | V <sub>IH</sub>     | LGND = 0V, $T_{J} = -40^{\circ}C$ to $+125^{\circ}C$                 | 2.7 |      |      | V     |
| Input Hysteresis                      | V <sub>HYS</sub>    | LGND = 0V                                                            |     | 1.2  |      | V     |
| Input Logic Low Current               | IL                  | V <sub>IN</sub> = LGND = 0V                                          | -10 |      | 10   | μA    |
| Input Logic High Current              | I <sub>IH</sub>     | V <sub>IN</sub> = LGND + 3.3V (LGND = 0V)                            |     |      | 50   | μA    |
| Internal Pull-Down Resistance         | R <sub>PD</sub>     |                                                                      |     | 300  |      | kΩ    |
| nFAULT Output (Open-Drain Output)     |                     | •                                                                    |     |      |      |       |
| Output Low Voltage                    | V <sub>OL</sub>     | I <sub>OUT</sub> = 5mA                                               |     |      | 0.5  | V     |
| Output High Leakage Current           | I <sub>он</sub>     | V <sub>OUT</sub> = LGND + 3.3V                                       |     |      | 1    | μA    |
| H-Bridge FETs                         | •                   | •                                                                    |     | •    |      |       |
| HS FET On-Resistance                  |                     | V <sub>M</sub> = 24V, I <sub>OUT</sub> = 1A, T <sub>J</sub> = +25°C  |     | 0.22 |      |       |
| HS FET ON-Resistance                  |                     | V <sub>M</sub> = 24V, I <sub>OUT</sub> = 1A, T <sub>J</sub> = +125°C |     | 0.32 | 0.36 |       |
|                                       | - R <sub>DSON</sub> | V <sub>M</sub> = 24V, I <sub>OUT</sub> = 1A, T <sub>J</sub> = +25°C  |     | 0.22 |      | Ω     |
| LS FET On-Resistance                  |                     | V <sub>M</sub> = 24V, I <sub>OUT</sub> = 1A, T <sub>J</sub> = +125°C |     | 0.30 | 0.33 |       |
| Protection Circuits                   |                     | •                                                                    |     |      |      |       |
| Over-Current Protection Trip Level    | I <sub>OCP</sub>    |                                                                      |     | 3.5  |      | А     |
| Output Dead Time                      | t <sub>DEAD</sub>   |                                                                      |     | 400  |      | ns    |
| Over-Current Protection Deglitch Time | t <sub>OCP</sub>    |                                                                      |     | 2    |      | μs    |
| Thermal Shutdown Temperature          | T <sub>TSD</sub>    | Die temperature                                                      |     | 160  |      | °C    |



## SWITCHING CHARACTERISTICS

#### $(T_J = +25^{\circ}C, unless otherwise noted.)$

| PARAMETER        | SYMBOL         | CONDITIONS                     | MIN  | ТҮР | MAX  | UNITS |
|------------------|----------------|--------------------------------|------|-----|------|-------|
|                  | t <sub>1</sub> | ENx high to OUTx high, INx = 1 | 540  |     | 1650 | ns    |
| Delay Time       | t <sub>2</sub> | ENx low to OUTx low, INx = 1   | 800  |     | 1900 | ns    |
|                  | t <sub>3</sub> | ENx high to OUTx low, INx = 0  | 1020 |     | 2120 | ns    |
|                  | t <sub>4</sub> | ENx low to OUTx high, INx = 0  | 690  |     | 1900 | ns    |
|                  | t <sub>5</sub> | INx high to OUTx high          | 820  |     | 1950 | ns    |
|                  | t <sub>6</sub> | INx low to OUTx low            | 1200 |     | 2320 | ns    |
| Output Rise Time | t <sub>R</sub> | Resistor to VNEG               | 100  |     | 220  | ns    |
| Output Fall Time | t <sub>F</sub> | Resistor to VNEG               | 300  |     | 670  | ns    |



Figure 1. Timing Definitions



## **TYPICAL PERFORMANCE CHARACTERISTICS**



SG Micro Corp

## SGM42544

# FUNCTIONAL BLOCK DIAGRAM



Figure 2. Functional Block Diagram



## **DETAILED DESCRIPTION**

The SGM42544 provides four half-bridge drivers, each channel is controlled by separate individually controllable input. It is suitable for driving inductive loads, including four solenoids, relays, DC motors or other inductive loads. The device allow operation with single or bipolar power supplies, such as  $\pm 24V$ .

### **Logic Inputs**

LGND is the ground reference for all logic input (ENx, INx, nRESET, nSLEEP) and nFAULT signal, it is connected to the microcontroller ground.

### **Output Stage**

The OUTx are driven between VM and VNEG pins. Please refer to the functional block diagram.

### **Charge Pump**

The charge pump is used to generate a gate supply greater than  $V_M$  to turn on the high-side MOSFET. A 0.01µF ceramic capacitor is required between CP1 and CP2, and a 0.1µF ceramic capacitor is required between VCP and VM.



Figure 3. Charge Pump

### **Bridge Control**

For the SGM42544, control of the outputs is accomplished through the INx and ENx. Table 1 shows the logic.

#### Table 1. H-Bridge Logic

| INx | ENx | OUTx |
|-----|-----|------|
| Х   | 0   | Z    |
| 0   | 1   | L    |
| 1   | 1   | Н    |

For DC motors, speed control is typically performed by providing an external PWM signal to the INx or ENx input pins.

#### Table 2. PWM Function

| IN1 | EN1 | IN2 | EN2 | FUNCTION                |
|-----|-----|-----|-----|-------------------------|
| PWM | 1   | 0   | 1   | Forward PWM, Slow Decay |
| 0   | 1   | PWM | 1   | Reverse PWM, Slow Decay |
| 1   | PWM | 0   | PWM | Forward PWM, Fast Decay |
| 0   | PWM | 1   | PWM | Reverse PWM, Fast Decay |

Figure 4 shows the current paths in different drive and decay modes:



Figure 4. Current Paths



## **DETAILED DESCRIPTION (continued)**

### **Protection Circuits**

The SGM42544 integrated internal circuit protections include thermal shutdown, under-voltage lockout (UVLO), and over-current protection.

#### **Over-Current Protection (OCP)**

Each MOSFET is protected by its own preset over-current limit. In case of an over-current (any direction), the whole bridge will be disabled (shutdown), the nFAULT pin will be driven low. An over-current will occur due to a short between a switching node and ground or to the VM supply line, or to the other node of the bridge (a winding short).

#### Thermal Shutdown (TSD)

All bridges and drivers are shutdown if a junction over-temperature occurs in the device and the nFAULT pin will be driven low. Once the temperature goes back to the safe level, device resumes its operation.

#### Under-Voltage Lockout (UVLO)

If the voltages on VM pin fall below their under-voltage lockout threshold, the device will be disabled, internal logic will be reset. Device resumes operation when all of them go back above their UVLO threshold.

### nRESET and nSLEEP Operation

This active-low input is used to minimize power consumption when the device is not in use. Sleep mode disables all the internal circuitry, including the output MOSFET, charge pump and regulator. A logic-high allows normal operation, 1.2ms delay is required before output transition. The V3P3 LDO will be operational only when device is out of sleep mode.



## **APPLICATION INFORMATION**





Figure 6. Example Showing Driving Two BDC Motors and One Inductive Load

### **Design Requirements**

For the control logic, please refer to the following truth tables:

Figure 5. Driving Bipolar Stepper Motor

#### Table 3. Brushed DC Motor

| FUNCTION | EN1 | EN2 | IN1 | IN2 | OUT1 | OUT2 |
|----------|-----|-----|-----|-----|------|------|
| Forward  | 1   | 1   | PWM | 0   | Н    | L    |
| Reverse  | 1   | 1   | 0   | PWM | L    | Н    |
| Brake    | 1   | 1   | 0   | 0   | L    | L    |
| Brake    | 1   | 1   | 1   | 1   | Н    | Н    |
| Coast    | 0   | Х   | Х   | Х   | Z    | Х    |
| Coast    | Х   | 0   | Х   | Х   | Х    | Z    |

#### Table 4. Single-Direction Brushed DC Motor

| FUNCTION | EN3 | IN3  | OUT3 |
|----------|-----|------|------|
| On       | 1   | nPWM | L    |
| Brake    | 1   | 1    | Н    |
| Coast    | 0   | Х    | Z    |

#### Table 5. Inductive Loads

| FUNCTION          | EN4 | IN4 | OUT4 |
|-------------------|-----|-----|------|
| On                | 1   | PWM | Н    |
| Off or Slow Decay | 1   | 0   | L    |
| Off or Coast      | 0   | Х   | Z    |

Paralleling the outputs is possible for higher current applications. If the SGM42544 is intended to be used as two individual half-bridge, OUT1 and OUT2 should be parallel, and OUT3 and OUT4 should be parallel. If configuring the device as H-bridge, paralleling any two outputs will be fine.



## **APPLICATION INFORMATION (continued)**

### **Bulk Capacitance**

To achieve small voltage ripple and decouple the impact of supply line inductances from interfering with the system operation, the bulk local capacitor near the motor driver is needed ( $V_M$  supply) as shown in Figure 7. Also, to decouple switching currents of the H-bridges, small high frequency decoupling capacitor recommended between VM and GND pins.

To select the local capacitance, several factors should be considered including the following:

- Maximum current needed by the motor.
- Supply capacitance and current sourcing capability.
- Parasitic inductance of supply lines.
- Acceptable voltage ripple.
- Motor parameters and required acceleration.

The power supply inductance causes drops and oscillation on  $V_{\rm M}$  line if the local bulk capacitance is insufficient.

Motor datasheets generally advise for the capacitance value, however it is recommended to do a system level test to size the bulk capacitors properly.



Figure 7. Example Setup of Motor Drive System with External Power Supply

Capacitor voltage rating should be considered well higher than the operating voltage to provide enough margin when the energy transfer is reversed from motor windings back to the  $V_M$  supply line and they get charged by the driver.

### **Layout Guidelines**

The PCB should have a thick ground plane. For optimum electrical and thermal performance, the SGM42544 must be soldered directly onto the board. On the underside of the SGM42544 package is an exposed pad, which provides a path for enhanced thermal dissipation. The thermal pad must be soldered directly to an exposed surface on the PCB in order to achieve optimal thermal conduction. Thermal vias are used to transfer heat to other layers of the PCB.

The load supply pin (VM) should be decoupled with an electrolytic capacitor in parallel with a lower valued ceramic capacitor placed as close as practicable to the device.



# PACKAGE OUTLINE DIMENSIONS TSSOP-28 (Exposed Pad)





RECOMMENDED LAND PATTERN (Unit: mm)





| Symbol | -     | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-------|------------------|-------------------------|-------|--|
|        | MIN   | MAX              | MIN                     | MAX   |  |
| A      |       | 1.200            |                         | 0.047 |  |
| A1     | 0.050 | 0.150            | 0.002                   | 0.006 |  |
| A2     | 0.800 | 1.050            | 0.031                   | 0.041 |  |
| b      | 0.190 | 0.300            | 0.007                   | 0.012 |  |
| С      | 0.090 | 0.200            | 0.004                   | 0.008 |  |
| D      | 9.600 | 9.800            | 0.378                   | 0.386 |  |
| D1     | 5.300 | 5.700            | 0.209                   | 0.224 |  |
| E      | 4.300 | 4.500            | 0.169                   | 0.177 |  |
| E1     | 2.400 | 2.800            | 0.094                   | 0.110 |  |
| E2     | 6.200 | 6.600            | 0.244                   | 0.260 |  |
| е      | 0.650 | BSC              | 0.026 BSC               |       |  |
| L      | 1.000 | ) BSC            | 0.039 BSC               |       |  |
| L1     | 0.450 | 0.750            | 0.018                   | 0.030 |  |
| θ      | 0°    | 8°               | 0°                      | 8°    |  |

NOTES:

1. Body dimensions do not include mode flash or protrusion.

2. This drawing is subject to change without notice.



## TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### KEY PARAMETER LIST OF TAPE AND REEL

| Package Type              | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TSSOP-28<br>(Exposed Pad) | 13″              | 16.4                     | 6.80       | 10.25      | 1.60       | 4.0        | 8.0        | 2.0        | 16.0      | Q1               |

## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length Width<br>(mm) (mm) |     | Height<br>(mm) | Pizza/Carton |        |
|-----------|---------------------------|-----|----------------|--------------|--------|
| 13″       | 386                       | 280 | 370            | 5            | DD0002 |

