## MP1653

In SOT 563

High-Efficiency, 3A, 17V, 800kHz Synchronous, Step-Down Converter

The Future of Analog IC Technology

PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE

## DESCRIPTION

The MP1653 is a fully-integrated highfrequency, synchronous rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve a 3A continuous output current over a wide input range, with excellent load and line regulation. The MP1653 has synchronousmode operation for higher efficiency over the output current-load range.

Constant On-Time control operation provides very fast transient response and easy loop design as well as very tight output regulation.

Full protection features include SCP, OCP, UVP, and thermal shutdown.

The MP1653 requires a minimal number of readily-available, standard, external components and is available in a space-saving SOT563 (1.6mmx1.6mm) package.

## **FEATURES**

- Wide 4.2V-to-17V Operating Input Range
- $63m\Omega/36m\Omega$  Low-R<sub>DS(ON)</sub> Internal Power MOSFETs
- 180µA Low IQ Current
- High-Efficiency Synchronous-Mode Operation
- Power Save Mode at Light Load
- Fast Load Transient Response
- 800kHz Switching Frequency
- Internal Soft-Start
- Over-Current Protection and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a SOT563(1.6mmx1.6mm) package

## APPLICATIONS

- Security Camera
- Digital Set-Top Boxes
- Flat-Panel Television and Monitors
- General Purposes

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

## TYPICAL APPLICATION







#### **ORDERING INFORMATION**

| Part Number* | Package             | Top Marking |
|--------------|---------------------|-------------|
| MP1653GTF    | SOT563(1.6mmx1.6mm) | See Below   |

\* For Tape & Reel, add suffix –Z (e.g. MP1653GTF–Z).

## **TOP MARKING**

# AUCY

LLL

AUC: product code of MP1653GTF; Y: year code; LLL: lot number;





## ABSOLUTE MAXIMUM RATINGS (1)

| V <sub>IN</sub>                 | 0.3V to 18V                          |
|---------------------------------|--------------------------------------|
| V <sub>SW</sub>                 |                                      |
| -0.6V (-5V for <10ns) to 18V (  | 19V for <10ns)                       |
| V <sub>BST</sub>                | V <sub>SW</sub> +3.3V                |
| V <sub>EN</sub>                 | 0.3V to 6.5V <sup>(2)</sup>          |
| All Other Pins                  |                                      |
| Continuous Power Dissipation (T | <sub>A</sub> = +25°C) <sup>(3)</sup> |
|                                 | 1W                                   |
| Junction Temperature            | 150°C                                |
| Lead Temperature                | 260°C                                |
| Storage Temperature             | -65°C to 150°C                       |
|                                 | ( )                                  |

## Recommended Operating Conditions <sup>(4)</sup>

| Supply Voltage V <sub>IN</sub> 4.2V to 17V                    |
|---------------------------------------------------------------|
| Output Voltage V <sub>OUT</sub>                               |
| $\dots$ 0.8V to V <sub>IN</sub> x D <sub>MAX</sub> or 10V max |
| Operating Junction Temp. (T <sub>J</sub> )40°C to +125°C      |

#### *Thermal Resistance* <sup>(5)</sup> *θ<sub>JA</sub> θ<sub>JC</sub>* SOT563(1.6mmx1.6mm)...... 130..... 60... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) For details of the EN's ABS max rating, please refer to the EN control section on page 10.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.

## **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = 12V, T<sub>J</sub>=-40°C to +125°C<sup>(6)</sup>, typical value is tested at T<sub>J</sub>=+25°C, unless otherwise noted

| Parameter                                                     | Symbol                     | Condition                                     | Min  | Тур | Мах  | Units |
|---------------------------------------------------------------|----------------------------|-----------------------------------------------|------|-----|------|-------|
| Supply Current (Shutdown)                                     | I <sub>IN</sub>            | V <sub>EN</sub> = 0V                          |      |     | 10   | μA    |
| Supply Current (Quiescent)                                    | I <sub>q</sub>             | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.85V |      | 180 |      | μA    |
| HS Switch-On Resistance                                       | HS <sub>RDS-ON</sub>       | V <sub>BST-SW</sub> =3.3V                     |      | 63  |      | mΩ    |
| LS Switch-On Resistance                                       | $LS_{RDS-ON}$              |                                               |      | 36  |      | mΩ    |
| Switch Leakage                                                | $SW_{LKG}$                 | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V    |      |     | 10   | μA    |
| Valley Current Limit                                          | I <sub>LIMIT</sub>         | V <sub>OUT</sub> =0V                          |      | 4.2 |      | Α     |
| ZCD <sup>(7)</sup>                                            | I <sub>ZCD</sub>           | V <sub>OUT</sub> =3.3V, Lo=2.2µH              |      | 40  |      | mA    |
| Oscillator Frequency                                          | $f_{SW}$                   | V <sub>FB</sub> =0.75V                        |      | 800 |      | kHz   |
| Minimum On Time <sup>(7)</sup>                                | T <sub>ON_MIN</sub>        |                                               |      | 30  |      | ns    |
| Minimum Off Time                                              | $T_{OFF}$ MIN              |                                               |      | 140 |      | ns    |
| Feedback Voltage                                              | $V_{REF}$                  | T <sub>J</sub> =+25°C                         | 786  | 798 | 810  | mV    |
| Feedback Current                                              | I <sub>FB</sub>            |                                               |      | 10  | 50   | nA    |
| FB UV threshold(H to L)                                       | $V_{\text{UV}_{th}}$       | Hiccup Entry                                  |      | 75% |      | Vref  |
| Hiccup duty cycle <sup>(7)</sup>                              | D <sub>Hiccup</sub>        |                                               |      |     | 25   | %     |
| EN Rising Threshold                                           | $V_{EN_{RISING}}$          |                                               | 1.14 | 1.2 | 1.26 | V     |
| EN Hysteresis                                                 | $V_{EN_{HYS}}$             |                                               |      | 100 |      | mV    |
| EN Input Current                                              | I <sub>EN</sub>            | V <sub>EN</sub> =2V                           |      | 2   |      | - μΑ  |
|                                                               |                            | V <sub>EN</sub> =0V                           |      | 0   |      |       |
| V <sub>IN</sub> Under-Voltage Lockout<br>Threshold—Rising     | $\text{INUV}_{\text{Vth}}$ |                                               | 3.7  | 4   | 4.15 | V     |
| V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Hysteresis | INUV <sub>HYS</sub>        |                                               |      | 330 |      | mV    |
| Soft-Start Period                                             | T <sub>SS</sub>            |                                               | 1.7  | 2.5 | 3    | ms    |
| Thermal Shutdown <sup>(7)</sup>                               | TSD                        |                                               |      | 150 |      | °C    |
| Thermal Hysteresis <sup>(7)</sup>                             | TSD <sub>HYS</sub>         |                                               |      | 20  |      | °C    |

Notes:

6) Not tested in production. Guaranteed by over-temperature correlation.

7) Guaranteed by design and engineering sample characterization.





10ms/div.

100µs/div.

1ms/div.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 2.2µH, T<sub>a</sub> = +25°C, unless otherwise noted.



Shutdown through Enable



### MP1653 – SYNCHRONOUS, STEP-DOWN CONVERTER WITH INTERNAL MOSFETS

### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE

## **PIN FUNCTIONS**

| Package<br>Pin # | Name | Description                                                                                                                                                                                                                                                                            |  |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | VIN  | Supply Voltage. The MP1653 operates from a 4.2V-to-17V input rail. Requires C1 to decouple the input rail. Connect using a wide PCB trace.                                                                                                                                             |  |
| 2                | SW   | Switch Output. Connect using a wide PCB trace.                                                                                                                                                                                                                                         |  |
| 3                | GND  | System Ground. Reference ground of the regulated output voltage: requires extra care during PCB layout. Connect to GND with copper traces and vias.                                                                                                                                    |  |
| 4                | BST  | Bootstrap. Connect a capacitor and a resistor between SW and BST pins to form a floating supply across the high-side switch driver. Use a $1\mu$ F BST capacitor.                                                                                                                      |  |
| 5                | EN   | EN=HIGH to enable the MP1653. For automatic start-up, connect EN to VIN with $100k\Omega$ pull-up resistor.                                                                                                                                                                            |  |
| 6                | FB   | Feedback. Connect to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency fold-back comparator lowers the oscillator frequency when the FB voltage drops below 600mV to prevent current-limit runaway during a short circuit fault. |  |

### MP1653 – SYNCHRONOUS, STEP-DOWN CONVERTER WITH INTERNAL MOSFETS

PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE

**BLOCK DIAGRAM** 



Figure 1: Functional Block Diagram

## **OPERATION**

The MP1653 is fully integrated synchronous rectified step-down switch mode converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. At the beginning of each cycle, the high-side MOSFET (HS) is turned ON when the FB voltage drops below reference voltage. The HS is turned on for a fixed interval which is determined by one-shot on-timer. The on-timer is determined by both the output voltage and input voltage to make the switching frequency fairy constant over input voltage range.

After the ON period elapses, the HS is turned off until next period. By repeating operation this way, the converter regulates the output voltage.

When the output current is high and the inductor current is always above zero amps, it is called continuous-conduction-mode (CCM). The LS is turned on when HS is in its OFF state to minimize the conduction loss. There will be a dead short between input and GND if both HS and LS are turned on at the same time. It's called shoot-through. In order to avoid shoot-through, a dead-time is internally generated between HS off and LS on, or LS off and HS on.

When the MP1653 works in PFM and during light-load operation—the MP1653 automatically reduces the switching frequency to maintain high efficiency, and the inductor current drops near zero. When the inductor current reaches zero, the LS driver goes into tri-state (high Z). Hence, the output capacitors discharge slowly to GND through R1, and R2. When FB voltage drops below reference voltage, the HS is turned on. This operation greatly improves device efficiency when the output current is low.

Light-load operation is also called skip mode because the HS does not turn on as frequently as during heavy-load conditions. The frequency at which the HS turns on is a function of the output current. As the output current increases, the time period that the current modulator regulates becomes shorter, and the HS turns on more frequently. The switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero, and can be determined using the following equation:

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times F_{SW} \times V_{IN}}$$
(1)

The device reverts to PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range.

#### Enable

EN is a digital control pin that turns the regulator on and off: Drive EN HIGH to turn on the regulator, drive it LOW to turn it off. An internal  $1M\Omega$  resistor from EN to GND allows EN float to shutdown the chip.

EN is clamped internally using a 2.8V series Zener diode (see Figure 2). Connecting the EN input through a pull-up resistor to the voltage on VIN limits the EN input current to less than  $100\mu$ A, preventing damage to the Zener diode.

For example, connect 12V to VIN, RPULLUP  $\geq$  (12V – 2.8V)/(100k $\Omega$ +35k $\Omega$ ) =68 $\mu$ A.



#### Figure 2: Zener Diode between EN and GND

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP1653 UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 4V while its falling threshold is consistently 3.67V.

#### **Internal Soft-Start**

The soft-start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 1.2V. When SS is lower than REF, SS overrides REF so the error amplifier uses SS as the reference. When SS exceeds REF, the error amplifier uses REF as the reference. The SS time is internally set to 2.5ms.

#### Over-Current Protection (OCP) and Short-Circuit Protection (SCP)

MP1653 has valley current limit control. During LS-FET ON state, the inductor current is monitored. When the sensed inductor current hits the valley current limit, the LS limit comparator (shown in Figure 1) turns over, the device enters over-current protection mode, HS-FET will wait until valley current limit disappear to turn on again. Meanwhile, the output voltage drops until VFB is below the under-voltage (UV) threshold—typically 75% below the reference. Once UV is triggered, the MP1653 enters hiccup mode to periodically restart the part.

During over-current protection, the device tries to recover from over-current fault with hiccup mode that means the chip will disable output power stage, discharge soft-start and then automatically try to soft-start again. If the over-current condition still holds after soft-start ends, the device repeats this operation cycle till over-current conditions disappear and then output rises back to regulation level. So the OCP is non-latch protection.

#### Pre-bias startup

The MP1653 has been designed for monotonic startup into pre-biased loads. If the output is prebiased to a certain voltage during startup, the BST voltage will be refreshed and charged, the voltage on the soft-start will be charged too. If BST voltage exceeds its rising threshold voltage and Soft-start voltage exceeds the sensed output voltage at the FB pin, the part starts to work normally.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (typically 130°C) the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and a hysteresis of 150mV.  $V_{IN}$  regulates the bootstrap capacitor voltage internally through D1, M1, C3, L1 and C2 (Figure

3). If  $(V_{IN}-V_{SW})$  exceeds 3.3V, U2 will regulate M1 to maintain a 3.3V BST voltage across C3.



Figure 3: Internal Bootstrap Charger

#### Start-Up and Shutdown Circuit

If both  $V_{IN}$  and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN low,  $V_{IN}$  low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

## **APPLICATIONINFORMATION**

#### **COMPONENT SELECTION**

#### Setting the Output Voltage

The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, a small R2 will lead to considerable quiescent current loss while too large R2 makes the FB noise sensitive. It is recommended to choose a value within  $5k\Omega$ -100k $\Omega$  for R2. Typically, set the current through R2 between 5-30uA will make a good balance between system stability and also the no load loss. Then R1 is determined as follow:

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R2$$
 (2)

The feedback circuit is shown as Figure 4.



Figure 4: Feedback Network

Table 1 lists the recommended resistors value for common output voltages.

# Table 1: Resistor Selection for Common Output Voltages<sup>(8)</sup>

| V <sub>OUT</sub> (V) | R1(kΩ) | R2(kΩ) | L(µH) |
|----------------------|--------|--------|-------|
| 3.3                  | 40.2   | 13     | 2.2   |
| 3.3                  |        | 13     | 2.2   |

8) For detail design circuit, please refer to the TYPICAL APPLICATION CIRCUIT in figure 6 page 15.

#### Selecting the Inductor

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage. A larger-value inductor will result in less ripple current that will result in lower output ripple voltage. However, a larger-value inductor will have a larger physical footprint, higher series resistance, and/or lower saturation current. A good rule for determining the inductance value is to design the peak-topeak ripple current in the inductor to be in the range of 30% to 60% of the maximum output current, and that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by:

$$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_{L}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
(3)

Where  $\Delta I_L$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated by:

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
(4)

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply the AC current to the stepdown converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance and should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated as follows:

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
(5)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$I_{CIN} = \frac{I_{OUT}}{2}$$
(6)

For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be estimated as follows:

$$\Delta V_{\rm IN} = \frac{I_{\rm OUT}}{F_{\rm SW} \times C_{\rm IN}} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times (1 - \frac{V_{\rm OUT}}{V_{\rm IN}})$$
(7)

Under worst-case conditions where  $V_{IN} = 2V_{OUT}$ :

$$\Delta V_{\rm IN} = \frac{1}{4} \times \frac{I_{\rm OUT}}{F_{\rm SW} \times C_{\rm IN}}$$
(8)

#### Selecting the Output Capacitor

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}})$$
(9)

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated as:

$$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{8 \times F_{\text{sw}}^2 \times L \times C_{\text{out}}} \times (1 - \frac{V_{\text{out}}}{V_{\text{IN}}})$$
(10)

The output voltage ripple caused by ESR is very small.

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated as:

$$\Delta V_{OUT} = \frac{V_{OUT}}{F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR} \quad (11)$$

Besides considering the output ripple, chose larger output capacitor also can get better load transient response, but maximum output capacitor limitation should be also considered in design application. If the output capacitor value is too high, the output voltage can't reach the design value during the soft-start time, and then it will fail to regulate. The maximum output capacitor value  $C_{o_max}$  can be limited approximately by:

$$C_{O_{MAX}} = (I_{LIM_{AVG}} - I_{OUT}) \times T_{ss} / V_{OUT}$$
 (12)

Where,  $I_{LIM_AVG}$  is the average start-up current during soft-start period.  $T_{ss}$  is the soft-start time.

#### PC Board Layout

Proper layout of the switching power supplies is very important, and sometimes critical for proper function. Poor layout design can result in poor line or load regulation and stability issues. Please follow these guidelines and take Figure 5 as reference:

- 1) The high current paths (GND, VIN and SW) should be placed very close to the device with short, direct and wide traces.
- The input capacitor needs to be as close as possible to the IN and GND pins. Recommend within 1mm.
- 3) The external feedback resistors should be placed next to the FB pin.
- 4) Keep the switching node SW short and away from the feedback network.



Figure 5: Sample Board Layout

#### Design Example

A design example is provided below when the ceramic capacitors are applied:

| V <sub>IN</sub>  | 12V   |  |
|------------------|-------|--|
| V <sub>OUT</sub> | 3.3 V |  |
| I <sub>OUT</sub> | 3A    |  |

The detailed application schematic is showed in Figure 6. The typical performance and waveforms have been showed in the Typical Performance Characteristics Section. For more devices applications, please refer to the related Evaluation Board Datasheet.

## **TYPICAL APPLICATION CIRCUITS**



Figure 6: VIN=12V, VOUT=3.3V/3A

## **PACKAGE INFORMATION**

SOT563 (1.6mmx1.6mm)





TOP VIEW





FRONT VIEW





#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
 PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
 PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
 LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
 DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.