# TPS54821 4.5 V to 17 V Input, 8 A Synchronous Step Down Converter With Hiccup ### 1 Features - Integrated 26 mΩ / 19 mΩ MOSFETs - Split Power Rail: 1.6 V to 17 V on PVIN - 200 kHz to 1.6 MHz Switching Frequency - Synchronizes to External Clock - 0.6V ±1% Voltage Reference Over Temperature - Low 2 µA Shutdown Quiescent Current - Monotonic Start-Up into Pre-biased Outputs - Adjustable Slow Start/Power Sequencing - Power Good Output Monitor for Undervoltage and Overvoltage - Adjustable Input Undervoltage Lockout - · Software Tools Available # 2 Applications - Digital TV Power Supplies - Set Top Boxes - Blu-ray DVDs - Home Terminals - High Performance Point of Load Regulation # **Simplified Schematic** # 3 Description The TPS54821 in thermally enhanced 3.5 mm x 3.5 mm QFN package is a full featured 17 V, 8 A synchronous step down converter which is optimized for small designs through high efficiency and integrating the high-side and low-side MOSFETs. Further space savings are achieved through current mode control, which reduces component count, and by selecting a high switching frequency, reducing the inductor's footprint. The output voltage startup ramp is controlled by the SS/TR pin which allows operation as either a stand alone power supply or in tracking situations. Power sequencing is also possible by correctly configuring the enable and the open drain power good pins. Cycle by cycle current limiting on the high-side FET protects the device in overload situations and is enhanced by a low-side sourcing current limit which prevents current runaway. There is also a low-side sinking current limit which turns off the low-side MOSFET to prevent excessive reverse current. Hiccup protection will be triggered if the overcurrent condition has persisted for longer than the preset time. Thermal hiccup protection disables the device when the die temperature exceeds the thermal shutdown temperature and enables the part again after the built-in thermal shutdown hiccup time. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | TPS54821 | VQFN (14) | 3.50 mm x 3.50 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. Efficiency, $V_{OUT} = 3.3 \text{ V}$ , $F_{SW} = 480 \text{ kHz}$ # **Table of Contents** | 1 | Features 1 | 7.3 Feature Description11 | |---|--------------------------------------|-----------------------------------------| | 2 | Applications 1 | 7.4 Device Functional Modes 12 | | 3 | Description 1 | 8 Application and Implementation 21 | | 4 | Revision History2 | 8.1 Application Information | | 5 | Pin Configuration and Functions | 8.2 Typical Application21 | | 6 | Specifications4 | 9 Power Supply Recommendations 29 | | ٠ | 6.1 Absolute Maximum Ratings | 10 Layout30 | | | 6.2 ESD Ratings | 10.1 PCB Layout Guidelines30 | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example 31 | | | 6.4 Thermal Information | 11 Device and Documentation Support 33 | | | 6.5 Electrical Characteristics | 11.1 Trademarks33 | | | 6.6 Typical Characteristics | 11.2 Electrostatic Discharge Caution33 | | 7 | Detailed Description 10 | 11.3 Glossary33 | | - | 7.1 Overview | 12 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram 11 | Information34 | | | ŭ | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | ed Handling Rating table, Feature Description section, Device Functional Modes, Application and | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--| | • | Deleted SWIFT™ from the data sheet title | 1 | | | | | • | Deleted Features: For SWIFT™ Documentation visit http://www.ti.com/swift | 1 | | | | | • | Moved Storage temperature to the Absolute Maximum Ratings | 4 | | | | | • | Changed Handling Ratings to ESD Ratings | 4 | | | | | _ | there was from Original (October 2014) to Revision A | Dawa | | | | | С | hanges from Original (October 2011) to Revision A | Page | | | | | <b>C</b> | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and | | | | | | _ | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation | 1 | | | | | _ | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and | 1 | | | | | • | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation | 1 | | | | # 5 Pin Configuration and Functions **Pin Functions** | PIN | | I/O | DESCRIPTION | |---------------------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | | | RT/CLK | 1 | I | Automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device; In CLK mode, the device synchronizes to an external clock. | | GND | 2, 3 | ı | Return for control circuitry and low-side power MOSFET. | | PVIN | 4, 5 | Ι | Power input. Supplies the power switches of the power converter. | | VIN | 6 | Ι | Supplies the control circuitry of the power converter. | | VSENSE | 7 | I | Inverting input of the gm error amplifier. | | COMP | 8 | I | Error amplifier output, and input to the output switch current comparator. Connect frequency compensation to this pin. | | SS/TR | 9 | I | Slow-start and tracking. An external capacitor connected to this pin sets the internal voltage reference rise time. The voltage on this pin overrides the internal reference. It can be used for tracking and sequencing. | | EN | 10 | I | Enable pin. Float to enable. Adjust the input undervoltage lockout with two resistors. | | PH | 11, 12 | 0 | The switch node. | | воот | 13 | 0 | A bootstrap cap is required between BOOT and PH. The voltage on this cap carries the gate drive voltage for the high-side MOSFET. | | PWRGD | 14 | 0 | Power Good fault pin. Asserts low if output voltage is low due to thermal shutdown, dropout, overvoltage, EN shutdown or during slow start. | | Exposed Thermal PAD | 15 | - | Thermal pad of the package and signal ground and it must be soldered down for proper operation. | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | |--------------------------------------------------------------------------------------------------------|------------------------|------|---------------|------|--| | | VIN | -0.3 | 20 | | | | | PVIN | -0.3 | 20 | | | | ource Current ink Current perating Junction Temperature | EN | -0.3 | 6 | | | | | BOOT | -0.3 | 27 | | | | | VSENSE | -0.3 | 3 | V | | | | COMP | -0.3 | 3 | | | | | PWRGD | -0.3 | 6 | | | | tput Voltage iff (GND to exposed thermal pad) urce Current ik Current erating Junction Temperature | SS/TR | -0.3 | 3 | | | | | RT/CLK | -0.3 | 6 | | | | | воот-рн | 0 | 7.5 | | | | tput Voltage | PH | -1 | 20 | V | | | | PH 10ns Transient | -3 | 20 | | | | Vdiff (GND to exposed thermal pad) | | -0.2 | 0.2 | V | | | Sauras Currant | RT/CLK | | ±100 | μA | | | Source Current | PH | | Current Limit | Α | | | | PH | | Current Limit | ۸ | | | Sinh Comment | PVIN | | Current Limit | A | | | Sink Current | COMP | | ±200 | μA | | | | PWRGD | -0.1 | 5 | mA | | | On continue has after Terror continue | I <sub>OUT</sub> = 8 A | -40 | 125 | | | | Operating Junction Temperature | I <sub>OUT</sub> = 6 A | -40 | 150 | °C | | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------------------------------------|-------------------------------------------------------------|-----|---------|------| | Input voltage range | VIN | 4.5 | 17 | V | | Power stage input voltage range | PVIN | 1.6 | 17 | V | | Output current | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 0 | 8 | Α | | Operating impation temperature. T | I <sub>OUT</sub> = 6 A | -40 | 150 | °C | | Operating junction temperature, T <sub>J</sub> | I <sub>OUT</sub> = 8 A | -40 | 125 | °C | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)(2)</sup> | TPS54821 | LIMITO | |---------------------|----------------------------------------------|---------------|--------| | | THERMAL METRIC (**/**) | RHL (14 PINS) | UNITS | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 47.2 | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (3) | 32 | | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 64.8 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 14.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | | | ΨЈВ | Junction-to-board characterization parameter | 14.7 | | | R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 3.2 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) Power rating at a specific ambient temperature T<sub>A</sub> should be determined with a junction temperature of 125°C. This is the point where distortion starts to substantially increase. Thermal management of the PCB should strive to keep the junction temperature at or below 125°C for best performance and long-term reliability. See power dissipation estimate in application section of this data sheet for more information. - (3) Test board conditions: - (a) 2.5 inches × 2.5 inches, 4 layers, thickness: 0.062 inch - (b) 2 oz. copper traces located on the top of the PCB - (c) 2 oz. copper ground planes on the 2 internal layers and bottom layer - (d) 4 0.010 inch thermal vias located under the device package ### 6.5 Electrical Characteristics $T_J = -40$ °C to 125°C, VIN = 4.5V to 17V, PVIN = 1.6V to 17V (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|---------------------------------------------------|-------|------|-------|-------| | SUPPLY VOLTAGE (VIN AND PVIN PINS) | | | | | | | PVIN operating input voltage | | 1.6 | | 17 | V | | VIN operating input voltage | | 4.5 | | 17 | V | | VIN internal UVLO threshold | VIN rising | | 4.0 | 4.5 | V | | VIN internal UVLO hysteresis | | | 150 | | mV | | VIN shutdown supply Current | EN = 0 V | | 2 | 5 | μΑ | | VIN operating – non switching supply current | VSENSE = 610 mV | | 600 | 800 | μΑ | | ENABLE AND UVLO (EN PIN) | | | | | | | Enable threshold | Rising | | 1.21 | 1.26 | V | | Enable threshold | Falling | 1.10 | 1.17 | | | | Input current | EN = 1.1 V | | 1.15 | | μΑ | | Hysteresis current | EN = 1.3 V | | 3.3 | | μΑ | | VOLTAGE REFERENCE | | | | | | | Voltage reference | 0 A ≤ I <sub>OUT</sub> ≤ 8A | 0.594 | 0.6 | 0.606 | V | | MOSFET | | | | | | | High-side switch resistance | BOOT-PH = 3 V | | 32 | 60 | mΩ | | High-side switch resistance <sup>(1)</sup> | BOOT-PH = 6 V | | 26 | 40 | mΩ | | Low-side Switch Resistance <sup>(1)</sup> | VIN = 12 V | | 19 | 30 | mΩ | | ERROR AMPLIFIER | | | | | | | Error amplifier Transconductance (gm) | $-2 \mu A < I_{COMP} < 2 \mu A, V_{(COMP)} = 1 V$ | | 1300 | | μMhos | | Error amplifier dc gain | VSENSE = 0.6 V | 1000 | 4000 | | V/V | | Error amplifier source/sink | V <sub>(COMP)</sub> = 1 V, 100 mV input overdrive | | ±110 | | μΑ | | Start switching threshold | | | 0.25 | | V | | COMP to Iswitch gm | | | 21 | | A/V | (1) Measured at pins # **Electrical Characteristics (continued)** $T_J = -40$ °C to 125°C, VIN = 4.5V to 17V, PVIN = 1.6V to 17V (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------|----------------------------------------------------|------|-------|------|--------| | CURRENT LIMIT | | | | | | | High-side switch current limit threshold | | 10.5 | 14.5 | 17 | Α | | Low-side switch sourcing current limit | | 9.5 | 11.5 | 15 | Α | | Low-side switch sinking current limit | | 2 | 3 | 4 | Α | | Hiccup wait time | | | 512 | | Cycles | | Hiccup time before re-start | | | 16384 | | Cycles | | THERMAL SHUTDOWN | | | | | | | Thermal shutdown | | 160 | 175 | | °C | | Thermal shutdown hysteresis | | | 10 | | °C | | Thermal shutdown hiccup time | | | 16384 | | Cycles | | TIMING RESISTOR AND EXTERNAL CLOCK (RT/C | CLK PIN) | | | , | | | Minimum switching frequency | $Rrt = 240 \text{ k}\Omega (1\%)$ | 160 | 200 | 240 | kHz | | Switching frequency | $Rrt = 100 k\Omega (1\%)$ | 400 | 480 | 560 | kHz | | Maximum switching frequency | Rrt = 29 kΩ (1%) | 1440 | 1600 | 1760 | kHz | | Minimum pulse width | | | 20 | | ns | | RT/CLK high threshold | | | | 2 | V | | RT/CLK low threshold | | 0.78 | | | V | | RT/CLK falling edge to PH rising edge delay | Measure at 500 kHz with RT resistor in series | | 66 | | ns | | Switching frequency range (RT mode set point and PLL mode) | | 200 | | 1600 | kHz | | PH (PH PIN) | | | | | | | Minimum on time | Measured at 90% to 90% of VIN, 25°C, $I_{PH} = 2A$ | | 94 | 145 | ns | | Minimum off time | BOOT-PH ≥ 3 V | | 0 | | ns | | BOOT (BOOT PIN) | | | | | | | BOOT-PH UVLO | | | 2.1 | 3 | V | | SLOW START AND TRACKING (SS/TR PIN) | | | | | | | SS charge current | | | 2.3 | | μA | | SS/TR to VSENSE matching | $V_{(SS/TR)} = 0.4 \text{ V}$ | | 20 | 60 | mV | | POWER GOOD (PWRGD PIN) | | | | | | | VSENSE threshold | VSENSE falling (Fault) | | 92 | | % Vref | | VSENSE rising (Good) | | | 94 | | % Vref | | VSENSE rising (Fault) | | | 106 | | % Vref | | VSENSE falling (Good) | | | 104 | | % Vref | | Output high leakage | VSENSE = Vref, V <sub>(PWRGD)</sub> = 5.5 V | | 30 | 100 | nA | | Output low | I <sub>(PWRGD)</sub> = 2 mA | | | 0.3 | V | | Minimum VIN for valid output | V <sub>(PWRGD)</sub> < 0.5V at 100 μA | | 0.6 | 1 | V | | Minimum SS/TR voltage for PWRGD | | | | 1.4 | V | # 6.6 Typical Characteristics # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** # 7 Detailed Description #### 7.1 Overview The device is a 17-V, 8-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which also simplifies external frequency compensation. The wide switching frequency of 200 kHz to 1600 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device also has an internal phase lock loop (PLL) controlled by the RT/CLK pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The device has been designed for safe monotonic startup into pre-biased loads. The default start up is when VIN is typically 4.0V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the EN pin can be floating for the device to operate with the internal pull-up current. The total operating current for the device is approximately 600µA when not switching and under no load. When the device is disabled, the supply current is typically less than 2µA. The integrated MOSFETs allow for high efficiency power supply designs with continuous output currents up to 8 amperes. The MOSFETs have been sized to optimize efficiency for lower duty cycle applications. The device reduces the external component count by integrating the boot recharge circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BOOT and PH pins. The boot capacitor voltage is monitored by a BOOT to PH UVLO (BOOT-PH UVLO) circuit allowing PH pin to be pulled low to recharge the boot capacitor. The device can operate at 100% duty cycle as long as the boot capacitor voltage is higher than the preset BOOT-PH UVLO threshold which is typically 2.1V. The output voltage can be stepped down to as low as the 0.6V voltage reference (Vref). The device has a power good comparator (PWRGD) with hysteresis which monitors the output voltage through the VSENSE pin. The PWRGD pin is an open drain MOSFET which is pulled low when the VSENSE pin voltage is less than 92% or greater than 106% of the reference voltage Vref and asserts high when the VSENSE pin voltage is 94% to 104% of the Vref. The SS/TR (slow start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider should be coupled to the pin for slow start or critical power supply sequencing requirements. The device is protected from output overvoltage, overload and thermal fault conditions. The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage circuit power good comparator. When the overvoltage comparator is activated, the high-side MOSFET is turned off and prevented from turning on until the VSENSE pin voltage is lower than 104% of the Vref. The device implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections which help control the inductor current and avoid current runaway. The device also shuts down if the junction temperature is higher than thermal shutdown trip point. The device is restarted under control of the slow start circuit automatically after the built-in thermal shutdown hiccup time. # 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Fixed Frequency PWM Control The device uses a adjustable fixed frequency, peak current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is converted into a current reference which compares to the high-side power switch current. When the power switch current reaches current reference generated by the COMP voltage level the high-side power switch is turned off and the low-side power switch is turned on. #### 7.3.2 Continuous Current Mode Operation (CCM) As a synchronous buck converter, the device normally works in CCM (Continuous Conduction Mode) under all load conditions. ### 7.3.3 VIN and Power VIN Pins (VIN and PVIN) The device allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN pin voltage supplies the internal control circuits of the device. The PVIN pin voltage provides the input voltage to the power converter system. #### **Feature Description (continued)** If tied together, the input voltage for VIN and PVIN can range from 4.5 V to 17 V. If using the VIN separately from PVIN, the VIN pin must be between 4.5 V and 17 V, and the PVIN pin can range from as low as 1.6 V to 17 V. A voltage divider connected to the EN pin can adjust the either input voltage UVLO appropriately. Adjusting the input voltage UVLO on the PVIN pin helps to provide consistent power up behavior. #### 7.3.4 Voltage Reference The voltage reference system produces a precise ±1% voltage reference over temperature by scaling the output of a temperature stable bandgap circuit. #### 7.3.5 Adjusting the Output Voltage The output voltage is set with a resistor divider from the output (VOUT) to the VSENSE pin. It is recommended to use 1% tolerance or better divider resistors. Referring to the application schematic of Figure 29, start with a 10 k $\Omega$ for R6 and use Equation 1 to calculate R5. To improve efficiency at light loads consider using larger value resistors. If the values are too high the regulator is more susceptible to noise and voltage errors from the VSENSE input current are noticeable. $$R5 = \frac{Vo - Vref}{Vref}R6$$ (1) Where Vref = 0.6V The minimum output voltage and maximum output voltage can be limited by the minimum on time of the high-side MOSFET and bootstrap voltage (BOOT-PH voltage) respectively. More discussions are located in *Minimum Output Voltage* and *Bootstrap Voltage* (BOOT) and Low Dropout Operation. #### 7.3.6 Safe Start-up into Pre-Biased Outputs The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During monotonic pre-biased startup, the low-side MOSFET is not allowed to sink current until the SS/TR pin voltage is higher than 1.4 V. #### 7.3.7 Error Amplifier The device uses a transconductance error amplifier. The error amplifier compares the VSENSE pin voltage to the lower of the SS/TR pin voltage or the internal 0.6 V voltage reference. The transconductance of the error amplifier is 1300 $\mu$ A/V during normal operation. The frequency compensation network is connected between the COMP pin and ground. #### 7.3.8 Slope Compensation The device adds a compensating ramp to the switch current signal. This slope compensation prevents subharmonic oscillations. The available peak inductor current remains constant over the full duty cycle range. # 7.4 Device Functional Modes #### 7.4.1 Enable and Adjusting Undervoltage Lockout The EN pin provides electrical on/off control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low Iq state. The EN pin has an internal pull-up current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 150mV. If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVIN, in split rail applications, then the EN pin can be configured as shown in Figure 17, Figure 18 and Figure 19. When using the external UVLO function it is recommended to set the hysteresis to be greater than 500mV. The EN pin has a small pull-up current Ip which sets the default state of the pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function since it increases by $I_h$ once the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3. Figure 17. Adjustable VIN Undervoltage Lock Out Figure 18. Adjustable PVIN Undervoltage Lock Out, VIN ≥ 4.5V Figure 19. Adjustable VIN and PVIN Undervoltage Lock Out $$R1 = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{p} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$ $$R2 = \frac{R1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R1(I_{p} + I_{h})}$$ (3) Where $I_h = 3.3~\mu A$ , $I_p = 1.15~\mu A$ , $V_{ENRISING} = 1.21~V$ , $V_{ENFALLING} = 1.17~V$ #### 7.4.2 Adjustable Switching Frequency and Synchronization (RT/CLK) 0 200 400 600 The RT/CLK pin can be used to set the switching frequency of the device in two modes. In RT mode, a resistor (RT resistor) is connected between the RT/CLK pin and GND. The switching frequency of the device is adjustable from 200 kHz to 1600 kHz by placing a maximum of 240 k $\Omega$ and minimum of 29 k $\Omega$ respectively. In CLK mode, an external clock is connected directly to the RT/CLK pin. The device is synchronized to the external clock frequency with PLL. The CLK mode overrides the RT mode. The device is able to detect the proper mode automatically and switch from the RT mode to CLK mode. #### 7.4.3 Adjustable Switching Frequency (RT Mode) To determine the RT resistance for a given switching frequency, use Equation 4 or the curve in Figure 20. To reduce the solution size one would set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on time should be considered. Fsw - Oscillator Frequency - kHz Figure 20. RT Set Resistor vs Switching Frequency 800 1000 1200 1400 1600 ### 7.4.4 Synchronization (CLK mode) An internal Phase Locked Loop (PLL) has been implemented to allow synchronization between 200kHz and 1600kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.78V and higher than 2.0V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 21. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the SYNC pin is pulled above the RT/CLK high threshold (2 V), the device switches from the RT mode to the CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from the CLK mode back to the RT mode because the internal switching frequency drops to 100kHz first before returning to the switching frequency set by RT resistor. Figure 21. Works with Both RT mode and CLK mode ### 7.4.5 Slow Start (SS/TR) The device uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a slow start time. The device has an internal pull-up current source of 2.3 $\mu$ A that charges the external slow start capacitor. The calculations for the slow start time (Tss, 10% to 90%) and slow start capacitor (Css) are shown in Equation 5. The voltage reference (Vref) is 0.6 V and the slow start charge current (Iss) is 2.3 $\mu$ A. $$t_{SS} (ms) = \frac{Css (nF) \times Vref (V)}{Iss (\mu A)}$$ (5) When the input UVLO is triggered, the EN pin is pulled below 1.21V, or a thermal shutdown event occurs the device stops switching and enters low current operation. At the subsequent power up, when the shutdown condition is removed, the device does not start switching until it has discharged its SS/TR pin to ground ensuring proper soft start behavior. #### 7.4.6 Power Good (PWRGD) The PWRGD pin is an open drain output. Once the VSENSE pin is between 94% and 104% of the internal voltage reference the PWRGD pin pull-down is de-asserted and the pin floats. It is recommended to use a pull-up resistor between the values of 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 5.5 V or less. The PWRGD is in a defined state once the VIN input voltage is greater than 1V but with reduced current sinking capability. The PWRGD achieves full current sinking capability once the VIN input voltage is above 4.5 V. The PWRGD pin is pulled low when VSENSE is lower than 92% or greater than 106% of the nominal internal reference voltage. Also, the PWRGD is pulled low, if the input UVLO or thermal shutdown are asserted, the EN pin is pulled low or the SS/TR pin is below 1.4 V. #### 7.4.7 Bootstrap Voltage (BOOT) and Low Dropout Operation The device has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The boot capacitor is charged when the BOOT pin voltage is less than VIN and BOOT-PH voltage is below regulation. The value of this ceramic capacitor should be 0.1 $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the device is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than the BOOT-PH UVLO threshold which is typically 2.1 V. When the voltage between BOOT and PH drops below the BOOT-PH UVLO threshold the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. In applications with split input voltage rails 100% duty cycle operation can be achieved as long as (VIN – PVIN) > 4 V. #### 7.4.8 Sequencing (SS/TR) Many of the common power supply sequencing methods can be implemented using the SS/TR, EN and PWRGD pins. The sequential method is illustrated in Figure 22 using two TPS54821 devices. The power good of the first device is coupled to the EN pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 22. Sequential Start Up Sequence Figure 23 shows the method implementing ratio-metric sequencing by connecting the SS/TR pins of two devices together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow start time the pull-up current source must be doubled in Equation 5. Figure 23. Ratio-metric Start Up Sequence Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 24 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 6 and Equation 7, the tracking resistors can be calculated to initiate the Vout2 slightly before, after or at the same time as Vout1. Equation 8 is the voltage difference between Vout1 and Vout2. To design a ratio-metric start up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reaches regulation, use a negative number in Equation 6 and Equation 7 for deltaV. Equation 8 results in a positive number for applications where the Vout2 is slightly lower than Vout1 when Vout2 regulation is achieved. The deltaV variable is zero volt for simultaneous sequencing. To minimize the effect of the inherent SS/TR to VSENSE offset (Vssoffset, 29mV) in the slow start circuit and the offset created by the pull-up current source (Iss, 2.3 µA) and tracking resistors, the Vssoffset and Iss are included as variables in the equations. To ensure proper operation of the device, the calculated R1 value from Equation 6 must be greater than the value calculated in Equation 9. $$R1 = \frac{Vout2 + \Delta V}{Vref} \times \frac{Vssoffset}{Iss}$$ (6) $$R2 = \frac{\text{Vref} \times R1}{\text{Vout2} + \Delta V - \text{Vref}}$$ (7) $$\Delta V = Vout1 - Vout2$$ (8) $R1 > 2800 \times Vout1 - 180 \times \Delta V \tag{9}$ Figure 24. Ratio-metric and Simultaneous Startup Sequence #### 7.4.9 Output Overvoltage Protection (OVP) The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the power supply output voltage can respond faster than the error amplifier. This leads to the possibility of an output overshoot. The OVP feature minimizes the overshoot by comparing the VSENSE pin voltage to the OVP threshold. If the VSENSE pin voltage is greater than the OVP threshold the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVP threshold, the high-side MOSFET is allowed to turn on at the next clock cycle. #### 7.4.10 Overcurrent Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. High-side MOSFET overcurrent protection The device implements current mode control which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle by cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference the high-side switch is turned off. Low-side MOSFET overcurrent protection While the low-side MOSFET is turned on its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 512 switching cycles, the device will shut down itself and restart after the hiccup time of 16384 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent conditions. #### 7.4.11 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. Once the junction temperature drops below 165°C typically, the internal thermal hiccup timer will start to count. The device reinitiates the power up sequence after the built-in thermal shutdown hiccup time (16384 cycles) is over. ### 7.4.12 Small Signal Model for Loop Response Figure 25 shows an equivalent model for the device control loop which can be modeled in a circuit simulation program to check frequency response and transient responses. The error amplifier is a transconductance amplifier with a gm of $1300\mu\text{A/V}$ . The error amplifier can be modeled using an ideal voltage controlled current source. The resistor Roea (3.07 M $\Omega$ ) and capacitor Coea (20.7 pF) model the open loop gain and frequency response of the error amplifier. The 1-mV ac voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c and c/b show the small signal responses of the power stage and frequency compensation respectively. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing the R<sub>L</sub> with a current source with the appropriate load step amplitude and step rate in a time domain analysis. Figure 25. Small Signal Model for Loop Response #### 7.4.13 Simple Small Signal Model for Peak Current Mode Control Figure 26 is a simple small signal model that can be used to understand how to design the frequency compensation. The device power stage can be approximated to a voltage controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 10 and consists of a dc gain, one dominant pole and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 25) is the power stage transconductance (gm<sub>ps</sub>) which is 21 A/V for the device. The DC gain of the power stage is the product of gm<sub>ps</sub> and the load resistance, R <sub>L</sub>, as shown in Equation 11 with resistive loads. As the load current increases, the DC gain decreases. This variation with load may seem problematic at first glance, but fortunately the dominant pole moves with load current (see Equation 12). The combined effect is highlighted by the dashed line in Figure 27. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation. Figure 26. Simplified Small Signal Model for Peak Current Mode Control Figure 27. Simplified Frequency Response for Peak Current Mode Control $$\frac{\text{VOUT}}{\text{VC}} = \text{Adc} \times \frac{\left(1 + \frac{\text{S}}{2\pi \times fz}\right)}{\left(1 + \frac{\text{S}}{2\pi \times fp}\right)}$$ (10) $$Adc = gm_{ps} \times R_{L}$$ (11) $$fp = \frac{1}{C_O \times R_L \times 2\pi}$$ (12) $$fz = \frac{1}{C_{O} \times R_{ESR} \times 2\pi}$$ (13) # Where gm<sub>ea</sub> is the GM amplifier gain (1300µA/V) $gm_{ps}$ is the power stage gain (21A/V). R<sub>L</sub> is the load resistance C<sub>O</sub> is the output capacitance. $R_{\text{ESR}}$ is the equivalent series resistance of the output capacitor. #### 7.4.14 Small Signal Model for Frequency Compensation The device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used Type II compensation circuits and a Type III frequency compensation circuit, as shown in Figure 28. In Type 2A, one additional high frequency pole, C6, is added to attenuate high frequency noise. In Type III, one additional capacitor, C11, is added to provide a phase boost at the crossover frequency. See Designing Type III Compensation for Current Mode Step-Down Converters (SLVA352) for a complete explanation of Type III compensation. The design guidelines below are provided for advanced users who prefer to compensate using the general method. The below equations only apply to designs whose ESR zero is above the bandwidth of the control loop. This is usually true with ceramic output capacitors. See the Application Information section for a step-by-step design procedure using higher ESR output capacitors with lower ESR zero frequencies. Figure 28. Types of Frequency Compensation The general design guidelines for device loop compensation are as follows: - 1. Determine the crossover frequency, fc. A good starting point is 1/10<sup>th</sup> of the switching frequency, fsw. - 2. R4 can be determined by: $$R4 = \frac{2\pi \times fc \times VOUT \times Co}{gm_{ea} \times Vref \times gm_{ps}}$$ (14) Where: $gm_{ea}$ is the GM amplifier gain (1300 $\mu\text{A/V})$ gm<sub>ns</sub> is the power stage gain (21A/V) Vref is the reference voltage (0.6V) $$\left( f p = \frac{1}{C_{O} \times R_{L} \times 2\pi} \right)$$ C4 can be determined by: $$C4 = \frac{R_L \times Co}{R4}$$ (15) 4. C6 is optional. It can be used to cancel the zero from the ESR (Equivalent Series Resistance) of the output capacitor Co. $$C6 = \frac{R_{ESR} \times Co}{R4}$$ (16) 5. Type III compensation can be implemented with the addition of one capacitor, C11. This allows for slightly higher loop bandwidths and higher phase margins. If used, C11 is calculated from Equation 17. $$C11 = \frac{1}{(2 \cdot \pi \cdot R8 \cdot fc)}$$ (17) # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The TPS54821 is a highly-integrated, synchronous step-down dc-dc converter. The device is used to convert a higher dc input voltage to a lower dc output voltage with a minimum output current of 8 A. # 8.2 Typical Application Figure 29. Typical Application Circuit ### 8.2.1 Design Parameters This example details the design of a high frequency switching regulator design using ceramic output capacitors. A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, use the parameters shown in Table 1. | <u> </u> | | | | | | | | | |----------------------------------|---------------------------|--|--|--|--|--|--|--| | PARAMETER | VALUE | | | | | | | | | Output Voltage | 3.3 V | | | | | | | | | Output Current | 8 A | | | | | | | | | Transient Response 4 A load step | ΔVout = 7 % | | | | | | | | | Input Voltage | 12 V nominal, 8 V to 17 V | | | | | | | | | Output Voltage Ripple | 33 mV p-p | | | | | | | | | Start Input Voltage (Rising Vin) | 6.528 V | | | | | | | | | Stop Input Voltage (Falling Vin) | 6.193 V | | | | | | | | | Switching Frequency | 480 kHz | | | | | | | | **Table 1. Design Parameters** #### 8.2.2 Design Guide - Step-By-Step Design Procedure #### 8.2.2.1 Typical Application Schematic The application schematic of Figure 29 was developed to meet the requirements above. This circuit is available as the TPS54821EVM-049 evaluation module. The design procedure is given in this section. For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352) and Design Calculator (SLVC219). #### 8.2.2.2 Operating Frequency The first step is to decide on a switching frequency for the regulator. There is a trade off between higher and lower switching frequencies. Higher switching frequencies may produce smaller a solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which hurt the converter's efficiency and thermal performance. In this design, a moderate switching frequency of 480 kHz is selected to achieve both a small solution size and a high efficiency operation. #### 8.2.2.3 Output Inductor Selection To calculate the value of the output inductor, use Equation 18. KIND is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, KIND is normally from 0.1 to 0.3 for the majority of applications. $$L1 = \frac{\text{Vinmax} - \text{Vout}}{\text{Io \cdot Kind}} \cdot \frac{\text{Vout}}{\text{Vinmax} \cdot f \text{sw}}$$ (18) For this design example, use KIND = 0.3 and the minimum inductor value is calculated to be 2.31 $\mu$ H. For this design, a larger standard value was chosen: 3.3 $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 20 and Equation 21. Iripple = $$\frac{\text{Vinmax} - \text{Vout}}{\text{L1}} \cdot \frac{\text{Vout}}{\text{Vinmax} \cdot f \text{sw}}$$ (19) ILrms = $$\sqrt{\log^2 + \frac{1}{12} \cdot \left( \frac{V_o \cdot (Vinmax - Vo)}{Vinmax \cdot L1 \cdot fsw} \right)^2}$$ (20) $$ILpeak = lout + \frac{Iripple}{2}$$ (21) For this design, the RMS inductor current is 8.015 A and the peak inductor current is 8.839 A. The chosen inductor is a Vishay IHLP4040DZER3R3M1series $3.3 \mu H$ . It has a saturation current rating of 18.6 A (-20% inductance) and a RMS current rating of 10 A ( $40^{\circ}$ C temperature rise). The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. # 8.2.2.4 Output Capacitor Selection There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator can not. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 22 shows the minimum output capacitance necessary to accomplish this. $$Co > \frac{2 \cdot \Delta lout}{f sw \cdot \Delta Vout}$$ (22) Where $\Delta$ lout is the change in output current, Fsw is the regulators switching frequency and $\Delta$ Vout is the allowable change in the output voltage. For this example, the transient load response is specified as a 7% change in Vout for a load step of 4 A. For this example, $\Delta$ lout = 4 A and $\Delta$ Vout = 0.07 x 3.3 = 0.231 V. Using these numbers gives a minimum capacitance of 72.2 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Equation 23 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where fsw is the switching frequency, Vripple is the maximum allowable output voltage ripple, and Iripple is the inductor ripple current. In this case, the maximum output voltage ripple is 33mV. Under this requirement, Equation 23 yields $14.6~\mu\text{F}$ . $$Co > \frac{1}{8 \cdot f \text{sw}} \cdot \frac{1}{\text{Voripple}}$$ Iripple (23) Equation 24 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 24 indicates the ESR should be less than 17.9 m $\Omega$ . In this case, the ceramic caps' ESR is much smaller than 17.9 m $\Omega$ . $$Resr < \frac{Voripple}{Iripple}$$ (24) Additional capacitance de-ratings for aging, temperature and DC bias should be factored in which increases this minimum value. For this example, 2 x 47 $\mu$ F 10 V X5R ceramic capacitor with 3 m $\Omega$ of ESR are used. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (Root Mean Square) value of the maximum ripple current. Equation 25 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 25 yields 485mA. $$Icorms = \frac{Vout \cdot (Vinmax - Vout)}{\sqrt{12} \cdot Vinmax \cdot L1 \cdot fsw}$$ (25) # 8.2.2.5 Input Capacitor Selection The TPS54821 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7 µF of effective capacitance on the PVIN input voltage pins and 4.7 µF on the Vin input voltage pin. In some applications additional bulk capacitance may also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS54821. The input ripple current can be calculated using Equation 26. $$Icirms = Iout \cdot \sqrt{\frac{Vout}{Vinmin} \cdot \frac{(Vinmin - Vout)}{Vinmin}}$$ (26) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25 V voltage rating is required to support the maximum input voltage. For this example, one 10 $\mu$ F and one 4.7 $\mu$ F 25 V capacitors in parallel have been selected as the VIN and PVIN inputs are tied together so the TPS54821 may operate from a single supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 27. Using the design example values, loutmax = 8 A, Cin = 14.7 $\mu$ F, Fsw=480 kHz, yields an input voltage ripple of 417 mV and a RMS input ripple current of 3.94 A. $$\Delta Vin = \frac{\text{loutmax} \cdot 0.25}{\text{Cin} \cdot f \text{ sw}}$$ (27) #### 8.2.2.6 Slow Start Capacitor Selection The slow start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54821 reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems. The soft start capacitor value can be calculated using Equation 28. For the example circuit, the soft start time is not too critical since the output capacitor value is 2 x 47 $\mu$ F which does not require much current to charge to 3.3 V. The example circuit has the soft start time set to an arbitrary value of 6 ms which requires a 22nF capacitor. In TPS54821, Iss is 2.3 $\mu$ A and Vref is 0.6V. $$C6(nF) = \frac{Tss(ms) \cdot Iss(\mu A)}{Vref(V)}$$ (28) #### 8.2.2.7 Bootstrap Capacitor Selection A 0.1 µF ceramic capacitor must be connected between the BOOT to PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10V or higher voltage rating. #### 8.2.2.8 Under Voltage Lockout Set Point The Under Voltage Lock Out (UVLO) can be adjusted using the external voltage divider network of R3 and R4. R3 is connected between VIN and the EN pin of the TPS54821 and R4 is connected between EN and GND . The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 6.528V (UVLO start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 6.190 V (UVLO stop or disable). Equation 2 and Equation 3 can be used to calculate the values for the upper and lower resistor values. For the stop voltages specified the nearest standard resistor value for R3 is 35.7 k $\Omega$ and for R4 is 8.06 k $\Omega$ . #### 8.2.2.9 Output Voltage Feedback Resistor Selection The resistor divider network R7 and R8 is used to set the output voltage. For the example design, 10 k $\Omega$ was selected for R7. Using Equation 29, R8 is calculated as 2.22 k $\Omega$ . The nearest standard 1% resistor is 2.21 k $\Omega$ . $$R8 = \frac{R7 \cdot V_{REF}}{V_{OUT} - V_{REF}}$$ (29) ### 8.2.2.9.1 Minimum Output Voltage Due to the internal design of the TPS54821, there is a minimum output voltage limit for any given input voltage. The output voltage can never be lower than the internal voltage reference of 0.6 V. Above 0.6 V, the output voltage may be limited by the minimum controllable on time. The minimum output voltage in this case is given by Equation 30 $Voutmin = Ontimemin \cdot Fsmax (Vinmax + Ioutmin (RDS2min - RDS1min)) - Ioutmin (RL + RDS2min)$ Where Voutmin = minimum achievable output voltage Ontimemin = minimum controllable on-time (135 nsec maximum) Fsmax = maximum switching frequency including tolerance Vinmax = maximum input voltage loutmin = minimum load current RDS1min = minimum high side MOSFET on resistance (36-32 m $\Omega$ typical) RDS2min = minimum low side MOSFET on resistance (19 m $\Omega$ typical) RL = series resistance of output inductor (30) # 8.2.2.10 Compensation Component Selection There are several possible methods to design closed loop compensation for dc/dc converters. For the ideal current mode control, the design equations can be easily simplified. The power stage gain is constant at low frequencies, and rolls off at -20 dB/decade above the modulator pole frequency. The power stage phase is 0 degrees at low frequencies and starts to fall one decade above the modulator pole frequency reaching a minimum of -90 degrees one decade above the modulator pole frequency. The modulator pole is a simple pole shown in Equation 31 $$fp \bmod = \frac{loutmax}{2\pi \times Vout \times Cout}$$ (31) For the TPS54821 most circuits will have relatively high amounts of slope compensation. As more slope compensation is applied, the power stage characteristics will deviate from the ideal approximations. The phase loss of the power stage will now approach -180 degrees, making compensation more difficult. The power stage transfer function can be solved but it is a tedious hand calculation that does not lend itself to simple approximations. It is best to use Pspice or TINA-TI to accurately model the power stage gain and phase so that a reliable compensation circuit can be designed. That is the technique used in this design procedure. Using the pspice model for the TPS54821, apply the values calculated previously to the output filter components of L1, C7 and C8. Set $R_{LOAD}$ to the appropriate value for the current value to be compensate. For this design, L1 = 3.3 $\mu$ H. C7 and C8 use the derated capacitance value of 37.6 $\mu$ F, and the ESR is set to 3 m $\Omega$ . The $R_{LOAD}$ resistor is 3.3 V/4 A = 0.82 $\Omega$ . Now the power stage characteristic can be plotted as shown in Figure 30. Figure 30. Power Stage Gain and Phase Characteristics For this design, the intended crossover frequency is 80 kHz. From the power stage gain and phase plots, the gain at 80 kHz is -8.281 dB and the phase is -137 degrees. For 60 degrees of phase margin, additional phase boost from a feed forward capacitor in parallel with the upper resistor of the voltage set point divider will be required. R5 sets the gain of the compensated error amplifier to be equal and opposite the power stage gain at crossover. The required value of R5 can be calculated from Equation 32. $$R5 = \frac{10^{\frac{-G_{PWRSTG}}{20}}}{gm_{EA}} \cdot \sqrt{\frac{V_{out}}{V_{REF}}}$$ (32) To maximize phase gain, the compensator zero is placed one decade below the crossover frequency of 80 kHz. The required value for C4 is given by Equation 33. $$C4 = \frac{1}{2 \cdot \pi \cdot R5 \cdot \frac{F_{CO}}{10}}$$ (33) To maximize phase gain the high frequency pole is placed one decade above the crossover frequency of 80 kHz. The required value for C5 can be calculated from Equation 34. $$C5 = \frac{1}{2 \cdot \pi \cdot R5 \cdot F_{P}} \tag{34}$$ The feed forward capacitor C9, is used to increase the phase boost at crossover above what is normally available from Type II compensation. It places an additional zero/pole pair located at Equation 35 and Equation 36. $$F_Z = \frac{1}{2 \cdot \pi \cdot C9 \cdot R7} \tag{35}$$ $$\mathsf{F}_\mathsf{P} = \frac{1}{2 \cdot \pi \cdot \mathsf{C9} \cdot \mathsf{R7} \, || \, \mathsf{R8}} \tag{36}$$ This zero and pole pair is not independent. Once the zero location is chosen, the pole is fixed as well. For optimum performance, the zero and pole should be located symmetrically about the intended crossover frequency. The required value for C9 can calculated from Equation 37. $$C9 = \frac{1}{2 \cdot \pi \cdot R7 \cdot F_{CO} \cdot \sqrt{\frac{V_{REF}}{V_{OUT}}}}$$ (37) For this design the calculated values for the compensation components are R5 = 4.68 k $\Omega$ ,C4 = 4290 pF, C5 = 42.9 pF and C9 = 467 pF. Using standard values, the compensation components are R5 = 4.64 k $\Omega$ ,C4 = 3900 pF, C5 = 39 pF and C9 = 470 pF. #### 8.2.2.11 Fast Transient Considerations In applications where fast transient responses are important, Type III frequency compensation can be used instead of the traditional Type II frequency compensation. # 8.2.3 Application Curves # 9 Power Supply Recommendations The TPS54821 is designed to operate from an input voltage supply range between 4.5 V and 17 V. This supply voltage must be well regulated. Power supplies must be well bypassed for proper electrical performance. This includes a minimum of one 4.7 $\mu$ F (after de-rating) ceramic capacitor, type X5R or better from PVIN to GND, and from VIN to GND. Additional local ceramic bypass capacitance may be required in systems with small input ripple specifications, in addition to bulk capacitance if the TPS54821 device is located more than a few inches away from its input power supply. In systems with an auxiliary power rail available, the power stage input, PVIN, and the analog power input, VIN, may operate from separate input supplies. See Figure 45 (layout recommendation) for recommended bypass capacitor placement. # 10 Layout # 10.1 PCB Layout Guidelines Layout is a critical portion of good power supply design. See Figure 45 for a PCB layout example. The top layer contains the main power traces for VIN, VOUT, and VPHASE. Also on the top layer are connections for the remaining pins of the TPS54821 and a large top side area filled with ground. The top layer ground area should be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS54821 device to provide a thermal path from the exposed thermal pad land to ground. The GND pin should be tied directly to the power pad under the IC and the power pad. For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the PVIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric. Make sure to connect this capacitor to the guite analog ground trace rather than the power ground trace of the PVIn bypass capacitor. Since the PH connection is the switching node, the output inductor should be located close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path as shown. The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meant as a guideline. Land pattern and stencil information is provided in the data sheet addendum. The dimension and outline information is for the standard RHL (S-PVQFN-N14) package. There may be slight differences between the provided data and actual lead frame used on the TPS54821RHL package. # 10.2 Layout Example Figure 45. PCB Layout # **Layout Example (continued)** Figure 46. Ultra-Small PCB Layout Using TPS54821 (PMP4854-2) # 10.2.1 Estimated Circuit Area The estimated printed circuit board area for the components used in the design of Figure 29 is 0.58 in<sup>2</sup> (374mm<sup>2</sup>). This area does not include test points or connectors. # 11 Device and Documentation Support # 11.1 Trademarks All trademarks are the property of their respective owners. # 11.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 11.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS54821RHLR | ACTIVE | VQFN | RHL | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 54821 | Samples | | TPS54821RHLT | ACTIVE | VQFN | RHL | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 54821 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS54821RHLR | VQFN | RHL | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q2 | | TPS54821RHLT | VQFN | RHL | 14 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q2 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS54821RHLR | VQFN | RHL | 14 | 3000 | 367.0 | 367.0 | 35.0 | | TPS54821RHLT | VQFN | RHL | 14 | 250 | 182.0 | 182.0 | 20.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.