# SGM4581 High Voltage, CMOS Analog Multiplexer ### **GENERAL DESCRIPTION** The SGM4581 is a high voltage, CMOS analog IC configured as an 8-channel multiplexer. This CMOS device can operate from $\pm 1.8 \text{V}$ to $\pm 5.5 \text{V}$ dual power supplies or from $\pm 3.6 \text{V}$ to $\pm 11 \text{V}$ single supplies. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 10nA at $\pm 25 ^{\circ}\text{C}$ . All digital inputs have 0.8V to 2.4V logic thresholds, ensuring TTL/CMOS-logic compatibility when using a single +5V or dual ±5V supplies. SGM4581 is available in Green SOIC-16, SSOP-16, TSSOP-16 and TQFN-3×3-16L packages. It operates over an ambient temperature range of -40°C to +85°C. #### **APPLICATIONS** Battery-Operated Equipment Audio and Video Signal Routing Low-Voltage Data-Acquisition Systems Communications Circuits Automotive #### **FEATURES** - Guaranteed On-Resistance 51Ω with ±5V Supplies 84Ω with Single +5V Supply - Guaranteed On-Resistance Match Between Channels - Low Off-Leakage Current 10nA at +25℃ - Low On-Leakage Current 10nA at +25°C - ±1.8V to ±5.5V Dual-Supply Operation +3.6V to +11V Single-Supply Operation - TTL/CMOS-Logic Compatible - Low Distortion: 0.08% ( $R_L$ = 600 $\Omega$ , f = 20Hz to 20kHz) - High Off-Isolation: -70dB ( $R_L = 50\Omega$ , f = 1MHz) - Extended Industrial Temperature Range: -40°C to +85°C - Available in Green SOIC-16, SSOP-16, TSSOP-16 and TQFN-3×3-16L Packages #### PACKAGE/ORDERING INFORMATION | MODEL | PIN-<br>PACKAGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKAGE<br>OPTION | |---------|-----------------|--------------------|---------------------------|---------------------| | | SOIC-16 | SGM4581YS16G/TR | SGM4581YS16<br>XXXXX | Tape and Reel, 2500 | | | SSOP-16 | SGM4581YQS16G/TR | SGM4581<br>YQS16<br>XXXXX | Tape and Reel, 3000 | | SGM4581 | TSSOP-16 | SGM4581YTS16G/TR | SGM4581<br>YTS16<br>XXXXX | Tape and Reel, 3000 | | | TQFN-3×3-16L | SGM4581YTQ16G/TR | 4581TQ<br>XXXXX | Tape and Reel, 3000 | NOTE: XXXXX = Date Code and Vendor Code. #### **ABSOLUTE MAXIMUM RATINGS** | Voltages Referenced to V <sub>EE</sub> | | |----------------------------------------|----------------------------------------| | V <sub>CC</sub> | 0.3V to 13.2V | | GND | 0.3V to 6V | | Voltage into Any Terminal (1) | | | | $(V_{EE} - 0.3V)$ to $(V_{CC} + 0.3V)$ | | Continuous Current into Any Termir | nal±20mA | | Peak Current, X_ | | | (pulsed at 1ms, 10% duty cycle) | ±40mA | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | 150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10s). | 260°C | | ESD Susceptibility | | | HBM | 3000V | | MM | 200V | #### NOTES - 1. Voltages exceeding $V_{\text{CC}}$ or $V_{\text{EE}}$ on any signal terminal are clamped by internal diodes. Limit forward-diode current to maximum current rating. - 2. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **CAUTION** This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. SGMICRO reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. Please contact SGMICRO sales office to get the latest datasheet. # PIN CONFIGURATIONS (TOP VIEW) ### **FUNCTION TABLE** | ENABLE | S | ELECT INPUT | ON SWITCHES | | |--------|---|-------------|-------------|-------------------| | INPUT | С | В | Α | ON SWITCHES | | Н | X | X | X | All Switches Open | | L | L | L | L | X-X0 | | L | L | L | Н | X-X1 | | L | L | Н | L | X-X2 | | L | L | Н | Н | X-X3 | | L | Н | L | Ш | X-X4 | | L | Н | L | Н | X-X5 | | L | Н | Н | Ĺ | X-X6 | | L | Н | Н | Н | X-X7 | X = Don't care #### NOTE: Input and output pins are identical and interchangeable. Either may be considered an input or output; signals pass equally well in either direction. ## **PIN DESCRIPTION** | SOIC-16,<br>SSOP-16,<br>TSSOP-16 | TQFN-3×3-16L | NAME | FUNCTION | |----------------------------------|---------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 13, 14, 15, 12,<br>1, 5, 2, 4 | 11, 12, 13, 10,<br>15, 3, 16, 2 | X0-X7 | Analog Switch Inputs X0-X7. | | 3 | 1 | X | Analog Switch "X" Output. | | 16 | 14 | $V_{CC}$ | Positive Analog and Digital Supply Voltage Input. | | 11 | 9 | Α | Digital Address "A" Input. | | 10 | 8 | В | Digital Address "B" Input. | | 9 | 7 | С | Digital Address "C" Input. | | 8 | 6 | GND | Ground. Connect to digital ground. (Analog signals have no ground reference; they are limited to $V_{\text{CC}}$ and $V_{\text{EE}}$ .) | | 7 | 5 | V <sub>EE</sub> | Negative Analog Supply Voltage Input. Connect to GND for single-supply operation. | | 6 | 4 | ENABLE | Digital Enable Input. Normally connected to GND. | | _ | Exposed Pad | EP | Exposed Pad. Connect EP to V <sub>EE</sub> . | #### NOTE Input and output pins are identical and interchangeable. Any may be considered an input or output; signals pass equally well in both directions. # **ELECTRICAL CHARACTERISTICS (Dual Supplies)** $(V_{CC}$ = 4.5V to 5.5V, $V_{EE}$ = -4.5V to -5.5V, Full = -40°C to +85°C, typical values are at $T_A$ = +25°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | TEMP | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----------------|------|-----------------|-------| | ANALOG SWITCH | | , | | | I | | | | Analog Signal Range | $V_{X_{}}, V_{X}$ | | Full | V <sub>EE</sub> | | V <sub>cc</sub> | ٧ | | O. D. data | - | V 45V V 45V L 45A | +25°C | | 36 | 51 | | | On-Resistance | R <sub>on</sub> | $V_{CC} = 4.5V, V_{EE} = -4.5V, I_X = 1mA$ | Full | | | 62 | Ω | | On-Resistance Match Between | | V = 45V V = 45V L = 45A | +25°C | | 3 | 11 | Ω | | Channels | $\Delta R_{ON}$ | $V_{CC} = 4.5V, V_{EE} = -4.5V, I_X = 1mA$ | Full | | | 12.7 | Ω | | On-Resistance Flatness | В | V <sub>CC</sub> = 4.5V, V <sub>EE</sub> = -4.5V, I <sub>X</sub> = 1mA | +25°C | | 15 | 25 | Ω | | On-Resistance Flathess | R <sub>FLAT(ON)</sub> | V <sub>CC</sub> = 4.5V, V <sub>EE</sub> = -4.5V, I <sub>X</sub> = IIIIA | Full | | | 29 | 1 12 | | X_ Off Leakage Current | I <sub>X_(OFF)</sub> | $V_{CC}$ = 5.5V, $V_{EE}$ = -5.5V, $V_{X_{-}}$ = ±4.5V, $V_{X}$ = $\mp$ 4.5V | +25°C | | 10 | | nA | | X Off Leakage Current | I <sub>X(OFF)</sub> | $V_{CC}$ = 5.5V, $V_{EE}$ = -5.5V, $V_{X_{-}}$ = ±4.5V, $V_{X}$ = ∓4.5V | +25°C | | 10 | | nA | | X On Leakage Current | I <sub>X(ON)</sub> | $V_{CC} = 5.5V, V_{EE} = -5.5V, V_{X} = \pm 4.5V$ | +25°C | | 10 | | nA | | DIGITAL I/O | | | • | | | | | | Logic Input Logic Threshold High | $V_{AH}, V_{BH}, V_{CH}, V_{ENABLEH}$ | | +25°C | 2.4 | | | V | | Logic Input Logic Threshold Low | V <sub>AL</sub> , V <sub>BL</sub> , V <sub>CL</sub><br>V <sub>ENABLEL</sub> | | +25°C | | | 0.8 | V | | Input-Current High | I <sub>AH</sub> , I <sub>BH</sub> , I <sub>CH</sub><br>I <u>ENABLEH</u> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = V <sub>CC</sub> | +25°C | | 10 | | nA | | Input-Current Low | I <sub>AL</sub> , I <sub>BL</sub> , I <sub>CL</sub><br>I <sub>ENABLEL</sub> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = 0V | +25°C | | 10 | | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | | Address Transition Time | t <sub>TRANS</sub> | $V_{X_{-}}$ = ±3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 1 | +25°C | | 70 | | ns | | ENABLE Turn-On Time | t <sub>ON</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 60 | | ns | | ENABLE Turn-Off Time | t <sub>OFF</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 60 | | ns | | Break-Before-Make Time | t <sub>D</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 3 | +25°C | | 20 | | ns | | Charge Injection | Q | $R_S = 0\Omega$ , $C = 1nF$ , $V_S = 0V$ , Test Circuit 4 | +25°C | | 15 | | pC | | Off Isolation | V <sub>ISO</sub> | $R_L = 50\Omega$ , f = 1MHz, Test Circuit 5 | +25°C | | -70 | | dB | | Input Off-Capacitance | $C_{X\_(OFF)}$ | V <sub>X_</sub> = 0V, f = 1MHz, Test Circuit 6 | +25°C | | 9 | | pF | | Output Off-Capacitance | C <sub>X(OFF)</sub> | V <sub>X_</sub> = 0V, f = 1MHz, Test Circuit 6 | +25°C | | 40 | | pF | | Output On-Capacitance | C <sub>X(ON)</sub> | V <sub>X</sub> = 0V, f = 1MHz, Test Circuit 6 | +25°C | | 60 | | pF | | -3dB Bandwidth | BW | $R_L = 50\Omega$ | +25°C | | 90 | | MHz | | Total Harmonic Distortion | THD | $R_L = 600\Omega$ , $5V_{P-P}$ , $f = 20Hz$ to $20kHz$ | +25°C | | 0.08 | | % | | POWER SUPPLY | | • | | | | | • | | Power Supply Range | $V_{CC}, V_{EE}$ | | Full | ±1.8 | | ±5.5 | V | | Power Supply Current | I <sub>CC</sub> , I <sub>EE</sub> | $V_{CC} = 5.5V, V_{EE} = -5.5V, V_{A}, V_{B}, V_{C}, V_{ENABLE} = V_{CC} \text{ or } 0$ | +25°C | | 0.01 | 20 | μА | # **ELECTRICAL CHARACTERISTICS (Single Supply at +5V)** $(V_{CC} = 4.5 \text{V to } 5.5 \text{V}, V_{EE} = 0 \text{V}, \text{Full} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ typical values are at } T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | TEMP | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|----------|------|-----------------|-------| | ANALOG SWITCH | | | | | | • | • | | Analog Signal Range | $V_{X_{-}}, V_{X}$ | | Full | $V_{EE}$ | | V <sub>CC</sub> | V | | On-Resistance | Ron | V <sub>CC</sub> = 4.5V. I <sub>X</sub> = 1mA | +25°C | | 66 | 84 | Ω | | On-Resistance | Kon | $V_{CC} = 4.5V$ , $I_X = IIIIA$ | Full | | | 97 | 12 | | On-Resistance Match Between | A.D. | \\ -45\\ \ -1m\ | +25°C | | 3 | 11 | Ω | | Channels | $\Delta R_{ON}$ | $_{CC}$ = 4.5V, $I_X$ = 1mA | | | | 14 | 1 12 | | X_ Off Leakage Current | I <sub>X_(OFF)</sub> | V <sub>CC</sub> = 5.5V, V <sub>X</sub> = 1V, 4.5V, V <sub>X</sub> = 4.5V, 1V | +25°C | | 10 | | nA | | X Off Leakage Current | I <sub>X(OFF)</sub> | V <sub>CC</sub> = 5.5V, V <sub>X</sub> = 1V, 4.5V, V <sub>X</sub> = 4.5V, 1V | +25°C | | 10 | | nA | | X On Leakage Current | I <sub>X(ON)</sub> | V <sub>CC</sub> = 5.5V, V <sub>X</sub> = 4.5V, 1V | +25°C | | 10 | | nA | | DIGITAL I/O | | | | | | | | | Logic Input Logic Threshold High | $V_{AH}, V_{BH}, V_{CH}, V_{ENABLEH}$ | | +25°C | 2.4 | | | V | | Logic Input Logic Threshold Low | V <sub>AL</sub> , V <sub>BL</sub> , V <sub>CL</sub><br>V <sub>ENABLEL</sub> | | +25°C | | | 0.8 | V | | Input-Current High | I <sub>AH</sub> , I <sub>BH</sub> , I <sub>CH</sub><br>I <sub>ENABLEH</sub> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = V <sub>CC</sub> | +25°C | | 10 | | nA | | Input-Current Low | I <sub>AL</sub> , I <sub>BL</sub> , I <sub>CL</sub><br>I <sub>ENABLEL</sub> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = 0V | +25°C | | 10 | | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | | Address Transition Time | t <sub>TRANS</sub> | $V_{X_{\perp}}$ = 3V/0V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 1 | +25°C | | 100 | | ns | | ENABLE Turn-On Time | t <sub>on</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 80 | | ns | | ENABLE Turn-Off Time | t <sub>OFF</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 70 | | ns | | Break-Before-Make Time | t <sub>D</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 3 | +25°C | | 40 | | ns | | -3dB Bandwidth | BW | $R_L = 50\Omega$ | +25°C | | 90 | | MHz | | Charge Injection | Q | $R_S = 0\Omega$ , C = 1nF, $V_S = 2.5V$ , Test Circuit 4 | +25°C | | 2 | | рC | | POWER SUPPLY | | | | | | | | | Power Supply Range | $V_{CC}, V_{EE}$ | | Full | 3.6 | | 11 | V | | Power Supply Current | I <sub>CC</sub> , I <sub>EE</sub> | $V_{CC}$ = 5.5V, $V_A$ , $V_B$ , $V_C$ , $V_{\overline{ENABLE}}$ = $V_{CC}$ or 0 | +25°C | | 0.01 | 20 | μA | # **ELECTRICAL CHARACTERISTICS (Single Supply at +3.6V)** $(V_{CC} = 3.6V, V_{EE} = 0V, Full = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ typical values are at } T_{A} = +25^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | TEMP | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----------------|------|----------|-------| | ANALOG SWITCH | | | l l | | ı | ı | .1 | | Analog Signal Range | $V_{X_{-}}, V_{X}$ | | Full | V <sub>EE</sub> | | $V_{CC}$ | V | | On-Resistance | Ron | I <sub>x</sub> = 1mA | +25°C | | 100 | 130 | Ω | | On-Resistance | KON | IX - IIIIA | Full | | | 140 | 1 12 | | X_ Off Leakage Current | I <sub>X_(OFF)</sub> | V <sub>X_</sub> = 1V, 3V, V <sub>X</sub> = 3V, 1V | +25°C | | 10 | | nA | | X Off Leakage Current | I <sub>X(OFF)</sub> | V <sub>X</sub> _ = 1V, 3V, V <sub>X</sub> = 3V, 1V | +25°C | | 10 | | nA | | X On Leakage Current | I <sub>X(ON)</sub> | V <sub>X</sub> = 3V, 1V | +25°C | | 10 | | nA | | DIGITAL I/O | | | | | | | | | Logic Input Logic Threshold High | $V_{AH}, V_{BH}, V_{CH}, V_{ENABLEH}$ | | +25°C | 2 | | | V | | Logic Input Logic Threshold Low | V <sub>AL</sub> , V <sub>BL</sub> , V <sub>CL</sub> V <sub>ENABLEL</sub> | | +25°C | | | 0.5 | V | | Input-Current High | I <sub>AH</sub> , I <sub>BH</sub> , I <sub>CH</sub><br>I <u>ENABLEH</u> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = V <sub>CC</sub> | +25°C | | 10 | | nA | | Input-Current Low | I <sub>AL</sub> , I <sub>BL</sub> , I <sub>CL</sub><br>I <sub>ENABLEL</sub> | V <sub>A</sub> , V <sub>B</sub> , V <sub>C</sub> , V <sub>ENABLE</sub> = 0V | +25°C | | 10 | | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | | Address Transition Time | t <sub>TRANS</sub> | $V_{X_{L}}$ = 3V/0V, $R_{L}$ = 300 $\Omega$ , $C_{L}$ = 35pF, Test Circuit 1 | +25°C | | 160 | | ns | | ENABLE Turn-On Time | t <sub>on</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 130 | | ns | | ENABLE Turn-Off Time | t <sub>OFF</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 2 | +25°C | | 90 | | ns | | Break-Before-Make Time | t <sub>D</sub> | $V_{X_{-}}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Test Circuit 3 | +25°C | | 60 | | ns | | -3dB Bandwidth | BW | $R_L = 50\Omega$ | +25°C | | 90 | | MHz | | Charge Injection | Q | $R_S = 0\Omega$ , C = 1nF, $V_S = 2.5V$ , Test Circuit 4 | +25°C | | 1 | | pC | | POWER SUPPLY | | | | | | | | | Power Supply Current | I <sub>CC</sub> , I <sub>EE</sub> | $V_A$ , $V_B$ , $V_C$ , $V_{\overline{ENABLE}} = V_{CC}$ or 0 | +25°C | | 0.01 | 20 | μA | # **TYPICAL PERFORMANCE CHARACTERISTICS** ## **TEST CIRCUITS** $V_{\text{EE}}$ = 0V FOR SINGLE-SUPPLY OPERATION. TEST EACH SECTION INDIVIDUALLY. Test Circuit 1. Address Transition Times (t<sub>TRANS</sub>) $V_{\text{EE}}$ = 0V FOR SINGLE-SUPPLY OPERATION. TEST EACH SECTION INDIVIDUALLY. Test Circuit 2. Switching Times ( $t_{\text{ON}}$ , $t_{\text{OFF}}$ ) $V_{\rm EE}$ = 0V FOR SINGLE-SUPPLY OPERATION. TEST EACH SECTION INDIVIDUALLY. Test Circuit 3. Break-Before-Make Time (t<sub>D</sub>) ## **TEST CIRCUITS** Test Circuit 4. Charge Injection (Q) MEASUREMENTS ARE STANDARDIZED AGAINST SHORT AT SOCKET TERMINALS. OFF-ISOLATION IS MEASURED BETWEEN COM AND "OFF" NO TERMINAL ON EACH SWITCH. ON-LOSS IS MEASURED BETWEEN COM AND "ON" NO TERMINAL ON EACH SWITCH. SIGNAL DIRECTION THROUGH SWITCH IS REVERSED; WORST VALUES ARE RECORDED. #### Test Circuit 5. Off Isolation, On Loss V<sub>EE</sub> = 0V FOR SINGLE-SUPPLY OPERATION. TEST EACH SECTION INDIVIDUALLY. Test Circuit 6. Capacitance #### APPLICATION INFORMATION ### Power-Supply Considerations Overview The SGM4581 construction is typical of most CMOS analog switch. It has three supply pins: $V_{\text{CC}}$ , $V_{\text{EE}}$ , and GND. $V_{\text{CC}}$ and $V_{\text{EE}}$ are used to drive the internal CMOS switches and set the limits of the analog voltage on any switch. Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V_{\text{CC}}$ and $V_{\text{EE}}$ . If any analog signal exceeds $V_{\text{CC}}$ or $V_{\text{EE}}$ , one of these diodes will conduct. During normal operation, these and other reverse-biased ESD diodes leak, forming the only current drawn from $V_{\text{CC}}$ or $V_{\text{EE}}$ . Virtually all the analog leakage current comes from the ESD diodes. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either $V_{\rm CC}$ or $V_{\rm EE}$ and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the $V_{\rm CC}$ and $V_{\rm EE}$ pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of either the same or opposite polarity. There is no connection between the analog-signal paths and GND. $V_{\text{CC}}$ and GND power the internal logic and logic-level translators, and set the input logic limits. The logic-level translators convert the logic levels into switched $V_{\text{CC}}$ and $V_{\text{EE}}$ signals to drive the gates of the analog signals. This drive signal is the only connection between the logic supplies and signals and the analog supplies. $V_{\text{CC}}$ and $V_{\text{EE}}$ have ESD-protection diodes to GND. #### **Bipolar Supplies** This device operates with bipolar supplies between $\pm 1.8V$ and $\pm 5.5V$ . The $V_{CC}$ and $V_{EE}$ supplies need not be symmetrical, but their sum cannot exceed the +13.2V absolute maximum rating. #### Single Supply This device operates from a single supply between +3.6V and +11V when $V_{EE}$ is connected to GND. All of the bipolar precautions must be observed. At room temperature, it actually "works" with a single supply near or below +2.5V, although as supply voltage decreases, switch on-resistance and switching times become very high. #### Over-Voltage Protection Proper power-supply sequencing is recommended for the CMOS device. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Always sequence $V_{CC}$ on first, then $V_{EE}$ , followed by the logic inputs and analog signals. If power-supply sequencing is not possible, add two small signal diodes (D1, D2) in series with the supply pins for over-voltage protection (Figure 1). Adding diodes reduces the analog-signal range to one diode drop below $V_{CC}$ and one diode drop above $V_{EE}$ , but does not affect the device's low switch resistance and low leakage characteristics. Device operation is unchanged, and the difference between $V_{CC}$ and $V_{EE}$ should not exceed 13.2V. These protection diodes are not recommended when using a single supply if signal levels must extend to ground. \*INTERNAL PROTECTION DIODES Figure 1. Over-Voltage Protection Using External Blocking Diodes # SOIC-16 RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | - | ensions<br>limeters | Dimensions<br>In Inches | | | | |--------|-------|---------------------|-------------------------|-------|--|--| | | MIN | MAX | MIN | MAX | | | | Α | 1.350 | 1.750 | 0.053 | 0.069 | | | | A1 | 0.100 | 0.250 | 0.004 | 0.010 | | | | A2 | 1.350 | 1.550 | 0.053 | 0.061 | | | | b | 0.330 | 0.510 | 0.013 | 0.020 | | | | С | 0.170 | 0.250 | 0.006 | 0.010 | | | | D | 9.800 | 10.200 | 0.386 | 0.402 | | | | Е | 3.800 | 4.000 | 0.150 | 0.157 | | | | E1 | 5.800 | 6.200 | 0.228 | 0.244 | | | | е | 1.27 | 27 BSC 0.050 BSC | | | | | | L | 0.400 | 1.270 | 0.016 | 0.050 | | | | θ | 0° | 8° | 0° | 8° | | | # SSOP-16 RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | _ | nsions<br>meters | Dimensions<br>In Inches | | | | |--------|-------|------------------|-------------------------|-------|--|--| | | MIN | MAX | MIN | MAX | | | | A | 1.350 | 1.750 | 0.053 | 0.069 | | | | A1 | 0.100 | 0.250 | 0.004 | 0.010 | | | | A2 | 1.350 | 1.550 | 0.053 | 0.061 | | | | b | 0.200 | 0.300 | 0.008 | 0.012 | | | | С | 0.170 | 0.250 | 0.007 | 0.010 | | | | D | 4.700 | 5.100 | 0.185 | 0.200 | | | | E | 3.800 | 4.000 | 0.150 | 0.157 | | | | E1 | 5.800 | 6.200 | 0.228 | 0.244 | | | | е | 0.635 | BSC | 0.025 BSC | | | | | L | 0.400 | 1.270 | 0.016 | 0.050 | | | | θ | 0° | 8° | 0° 8° | | | | ## TSSOP-16 RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | _ | nsions<br>meters | Dimensions<br>In Inches | | | |--------|-------|------------------|-------------------------|-------|--| | | MIN | MIN MAX | | MAX | | | Α | | 1.100 | | 0.043 | | | A1 | 0.050 | 0.150 | 0.002 | 0.006 | | | A2 | 0.800 | 1.000 | 0.031 | 0.039 | | | b | 0.190 | 0.300 | 0.007 | 0.012 | | | С | 0.090 | 0.200 | 0.004 | 0.008 | | | D | 4.900 | 5.100 | 0.193 | 0.201 | | | Е | 4.300 | 4.500 | 0.169 | 0.177 | | | E1 | 6.250 | 6.550 | 0.246 | 0.258 | | | е | 0.650 | BSC | 0.026 | BSC | | | L | 0.500 | 0.700 | 0.02 0.028 | | | | Н | 0.25 | TYP | 0.01 | TYP | | | θ | 1° | 7° | 1° 7° | | | ## **TQFN-3×3-16L** **TOP VIEW** **BOTTOM VIEW** RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | _ | nsions<br>meters | Dimensions<br>In Inches | | | |--------|---------|------------------|-------------------------|-------|--| | | MIN MAX | | MIN | MAX | | | Α | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | A2 | 0.203 | REF | 0.008 REF | | | | D | 2.900 | 3.100 | 0.114 | 0.122 | | | D1 | 1.600 | 1.800 | 0.063 | 0.071 | | | E | 2.900 | 3.100 | 0.114 | 0.122 | | | E1 | 1.600 | 1.800 | 0.063 | 0.071 | | | k | 0.200 | MIN | 0.008 | 3 MIN | | | b | 0.180 | 0.300 | 0.007 | 0.012 | | | е | 0.500 | ) TYP | 0.020 | ) TYP | | | L | 0.300 | 0.500 | 0.012 0.020 | | | # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. ### **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|---------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | SOIC-16 | 13" | 16.4 | 6.5 | 10.3 | 2.1 | 4.0 | 8.0 | 2.0 | 16.0 | Q1 | | SSOP-16 | 13" | 12.4 | 6.4 | 5.4 | 2.1 | 4.0 | 8.0 | 2.0 | 12.0 | Q1 | | TSSOP-16 | 13" | 12.4 | 6.9 | 5.6 | 1.2 | 4.0 | 8.0 | 2.0 | 12.0 | Q1 | | TQFN-3×3-16L | 13" | 12.40 | 3.35 | 3.35 | 1.13 | 4.00 | 4.00 | 2.00 | 12.00 | Q1 | ### **CARTON BOX DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. ### **KEY PARAMETER LIST OF CARTON BOX** | Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton | |-----------|----------------|---------------|----------------|--------------| | 13" | 386 | 280 | 370 | 5 |